MPC563XM Reference Manual, Rev. 1
110
Freescale Semiconductor
Preliminary—Subject to Change Without Notice
Figure 5-4. FMPLL Normal Mode with External Reference
5.3.2
Clock Architecture
This section describes the clocks and clock architecture on this MCU.
XTAL
OSC
EXTAL
XTAL
Pre-Divider
PREDIV
Phase
Detector
Charge
Pump
Low Pass
Filter
VCO
Divider
MFD
Out Divider
RFD
FM
Controller
Control/Status Registers
PLL
PD PREDIV RFD MFD Lock
Clock Quality Monitor
Loss of
Reference
Loss of
VCO
PLLREF
RC
OSC
FlexCAN x 2
MDIS
CLK_SRC
CAN
Interface
Message
Buffer CLK
Glitch Filter
SIU
MDIS
CLK
SIU_HLT
DSPI x 2
EBI (calibration)
eTPU
CLKOUT
CLKOUT Divider
eMIOS
one bit per peripheral
MCKO
MCKO Divider
CPU, XBAR, DMA,
PBRIDGE, RAM
p_wakeup
ipg_stop_ack
ipg_stop_ack
p_stop
INTC
eQADC
Flash, BAM, STM
ipg_stop
ipg_stop
8
8
8
1
4
4
4
SWT
ipg_stop_ack
ipg_stop
2
eSCI x 2
Decimation Filter
NPC
NPC
EBI
PIT
1
3
8
11
15
System Clock Divider
SYSDIV
p_stopped
p_waiting
R
S