![Freescale Semiconductor MPC5632M Manual Download Page 1170](http://html.mh-extra.com/html/freescale-semiconductor/mpc5632m/mpc5632m_manual_23306591170.webp)
MPC563XM Reference Manual, Rev. 1
1170
Freescale Semiconductor
Preliminary—Subject to Change Without Notice
Address: DSP 0xBC
Access:
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
MTOE
0
MTOCNT
0
0
0
TSBC TXSS TPOL
TRR
E
CID
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R DCON
T
DSICTAS
0
0
0
0
DPCS7
DPCS6
DPCS5
DPCS4
DPCS3
DPCS2
DPCS1
DPCS0
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 26-13. DSPI DSI Configuration Register (DSPI_DSICR)
Table 26-25. DSPI_DSICR Field Descriptions
Field
Description
0
MTOE
Multiple Transfer Operation Enable. The MTOE bit enables multiple DSPIs to be connected in a
parallel or serial configuration. See
Section 26.5.4.6, “Multiple Transfer Operation (MTO)
,” for more
information.
0 Multiple Transfer Operation disabled
1 Multiple Transfer Operation enabled
The MTOE feature is not supported in TSB configuration and should be disabled in this mode.
1
Reserved, should be cleared.
2–7
MTOCNT[0:5
]
Multiple Transfer Operation Count. The MTOCNT field selects number of bits to be shifted out during
a transfer in Multiple Transfer Operation. The field sets the number of SCK cycles that the bus Master
will generate to complete the transfer. The number of SCK cycles used will be one more than the
value in the MTOCNT field. The number of SCK cycles defined by MTOCNT must be equal to or
greater than the frame size. When TSBC is set, MTOCNT is not used, and its value is ignored.
8–10
Reserved, should be cleared.
11
TSBC
Timed Serial Bus Configuration. The TSBC bit enables the Timed Serial Bus Configuration. This
configuration allows 32-bit data to be used. It also allows t
DT
to be programmable. See
Section 26.5.9, “Timed Serial Bus (TSB)
” for detailed information.
0 Timed Serial Bus Configuration disabled
1 Timed Serial Bus Configuration enabled
If this bit is disable the DSPI_DSICR1 register should not be used.
12
TXSS
Transmit Data Source Select. The TXSS bit selects the source of data to be serialized. The source
can be either data from host Software written to the DSPI DSI Alternate Serialization Data Register
(DSPI_ASDR), or Parallel Input pin states latched into the DSPI DSI Serialization Data Register
(DSPI_SDR).
0 Source of serialized data is the DSPI_SDR
1 Source of serialized data is the DSPI_ASDR
13
TPOL
Trigger Polarity. The TPOL bit selects the active edge of the hardware trigger input signal (HT). The
bit selects which edge will initiate a transfer in the DSI configuration. See
,” for more information. When TSBC bit is set, bits TPOL bit is used for both
DSICR and DSICR1 registers.
0 Falling edge will initiate a transfer
1 Rising edge will initiate a transfer