![Freescale Semiconductor MPC5632M Manual Download Page 335](http://html.mh-extra.com/html/freescale-semiconductor/mpc5632m/mpc5632m_manual_2330659335.webp)
MPC563XM Reference Manual, Rev. 1
Freescale Semiconductor
335
Preliminary—Subject to Change Without Notice
Figure 13-12. Single Beat 32-bit Read Cycle, Non-CS Access, Zero Wait States
13.5.2.4.2
Single Beat Write Flow
The handshakes for a single beat write cycle are illustrated in the following flow and timing diagrams.
CLKOUT
ADDR[3:31]
TS
DATA[0:31]
TA (input)
RD_WR
DATA is valid
TSIZ[0:1]
BDIP
OE
CSx
’00’
*
* The EBI drives address and control signals an extra cycle because it uses a latched version
of the external TA (1 cycle delayed) to terminate the cycle.