MPC563XM Reference Manual, Rev. 1
546
Freescale Semiconductor
Preliminary—Subject to Change Without Notice
16.9.21 Chip Configuration Register (SIU_CCR)
Figure 16-106. Chip Configuration Register (SIU_CCR)
MATCH — Compare Register Match
The MATCH bit is a read only bit that holds the value of the match input signal to the SIU. The match
input is asserted if the values in the SIU_CMPAH/SIU_CMPAL and SIU_CMPBH/SIU_CMPBL are
equal.
1 = Match input signal is asserted
0 = Match input signal is negated
DISNEX — Disable Nexus
The DISNEX bit is a read only bit that holds the value of the Nexus disable input signal to the SIU.
When system reset negates, the value in this bit depends on the censorship control word and the boot
configuration bits.
1 = Nexus disable input signal is asserted
0 = Nexus disable input signal is negated
CRSE — Calibration Reflection Suppression Enable
The CRSE bit enables the suppression of reflections from the EBI’s calibration bus onto the
non-calibration bus. The EBI drives some outputs to both the calibration and non-calibration busses.
When CRSE is asserted, the values driven onto the calibration bus pins will not be reflected onto the
non-calibration bus pins. When CRSE is negated, the values driven onto the calibration bus pins will
Table 16-48. ADC Queue Trigger x eTPU Channel
Field
eTPU Channel
eTSEL1
7
eTSEL2
14
eTSEL3
22
eTSEL4
30
SI 0x980
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
0
0
0
0
0
0
0
0
0
0
0
0
0
0
MAT
CH
DIS-
NEX
W
RESET
0
0
0
0
0
0
0
0
0
0
0
0
0
0
U
1
1
During reset the comparison is performed and result is uncertain
U
2
2
The value after reset is uncertain
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R
0
0
0
0
0
0
0
0
0
0
0
0
0
0
CRS
E
0
W
RESET
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
= Unimplemented or Reserved