![Freescale Semiconductor MPC5632M Manual Download Page 736](http://html.mh-extra.com/html/freescale-semiconductor/mpc5632m/mpc5632m_manual_2330659736.webp)
MPC563XM Reference Manual, Rev. 1
736
Freescale Semiconductor
Preliminary—Subject to Change Without Notice
Base + 0x000
Figure 23-3. ETPUMCR Register
GEC— Global Exception Clear
This write-only bit negates Global Exception request and clears Global Exception status bits MGE1,
MGE2, ILF1, ILF2 and SCMMISF.
1 = Negate Global Exception, clear status bits ILF1, ILF2, MGE1, MGE2, and SCMMISF.
0 = Keep Global Exception request and status bits ILF1, ILF2, MGE1, MGE2, and SCMMISF as is.
GEC works the same way with either one or both Engines in Module Disable Mode.
SDMERR — SDM Read Error
This flag indicates that an SDM read error occurred on a microengine read, generating a Global
Exception. Errors from Host reads neither set this flag nor genererate Global Exceptions. This bit is
cleared by writing 1 to GEC.
1 = Global Exception requested by SDM read error is pending.
0 = No Global Exception pending because of SDM read error.
WDTO1,2 — Watchdog Timeout
Flags WDTO1 and WDTO2 indicate that a Watchdog Timeout occurred in the respective engine,
generating a Global Exception. These bits are cleared by writing 1 to GEC.
1 = Global Exception requested by Watchdog timeout
0 = No Global Exception pending because of Watchdog timeout.
MGE1,2— Microcode Global Exception - Engine 1,2
These bits indicate that a Global Exception was asserted by microcode executed on the respective
Engine. The determination of the reason why the Global Exception was asserted is application
dependent: it can be coded in an SPRAM status parameter, for instance. This bit is cleared by writing
1 to GEC.
1 = Global Exception requested by microcode is pending
0 = No microcode-requested Global Exception pending.
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
R
0
SDM
ERR
WDTO
1
WDTO
2
MGE
1
MGE
2
ILF1
ILF2
0
0
0
SCMSIZE
W
GEC
RESET:
0
0
0
0
0
0
0
0
0
0
0
SCMSIZE
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
R
0
0
0
0
SCM
MISC
SCM
MISF
SCM
MISE
N
0
0
VIS
0
0
0
0
0
GTBE
W
SCM
MISC
C
RESET:
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
= Unimplemented or Reserved