MPC563XM Reference Manual, Rev. 1
Freescale Semiconductor
1153
Preliminary—Subject to Change Without Notice
26.4.2
Register Descriptions
26.4.2.1
DSPI Module Configuration Register (DSPI_MCR)
The DSPI_MCR contains bits which configure various attributes associated with DSPI operation. The
HALT and MDIS bits can be changed at any time but will only take effect on the next frame boundary.
Only the HALT and MDIS bits in the DSPI_MCR may be changed while the DSPI is in the Running state.
DS0xC0
DSPI DSI Serialization Data Register (DSPI_SDR)
DS0xC4
DSPI DSI Alternate Serialization Data Register (DSPI_ASDR)
DS0xC8
DSPI DSI Transmit Comparison Register (DSPI_COMPR)
DS0xCC
DSPI DSI Deserialization Data Register (DSPI_DDR)
DS0xD0
DSPI DSI TSB Configuration Register 1 (DSPI_DSICR1)
1
The number of CTAR registers is parameterized in RTL.
2
FIFO Depths are parameterized in RTL.
Address: DSPI_BASE
Access:
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
MSTR
CONT_
S
C
K
E
DCONF
FRZ
MTFE
PCSSE
RO
O
E
PCSIS7
PCSIS6
PCSIS5
PCSIS4
PCSIS3
PCSIS2
PCSIS1
PCSIS0
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R
DOZE MDIS
DIS_
TXF
DIS_RXF
CLR_
TXF
C
L
R_RXF
SMPL_PT
0
0
0
0
0
0
0
HALT
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
1
1
MDIS reset value is parameterized in RTL.
Figure 26-4. DSPI Module Configuration Register (DSPI_MCR)
Table 26-3. DSPI Memory Map (continued)
Address
Register Name