MPC563XM Reference Manual, Rev. 1
Freescale Semiconductor
1339
Preliminary—Subject to Change Without Notice
16
LVIRC
Reset-pin-supply LVI clear. This write-only bit is used to clear the LVI interrupt flag associated with the
supply of the I/O segment that contains the reset pin. Writing 1 to this bit clears the LVIRF flag. Writing
0 has no effect. Reading this bit always return 0.
0 No effect.
1 Clears the LVIRF flag.
17
LVIHC
VDDEH LVI clear. This write-only bit is used to clear the LVI interrupt flag associated with the VDDEH
supply. Writing 1 to this bit clears the LVIHF flag. Writing 0 has no effect. Reading this bit always return 0.
0 No effect.
1 Clears the LVIHF flag.
18
LVI5C
5V LVI clear. This write-only bit is used to clear the LVI interrupt flag associated with the 5V voltage
regulator supply (VDDREG). Writing 1 to this bit clears the LVI5F flag. Writing 0 has no effect. Reading
this bit always return 0.
0 No effect.
1 Clears the LVI5F flag.
19
LVI3C
3.3V LVI clear. This write-only bit is used to clear the LVI interrupt flag associated with the 3.3V supply.
Writing 1 to this bit clears the LVI3F flag. Writing 0 has no effect. Reading this bit always return 0.
0 No effect.
1 Clears the LVI3F flag.
20
LVI1C
1.2V LVI clear. This write-only bit is used to clear the LVI interrupt flag associated with the 1.2V supply.
Writing 1 to this bit clears the LVI1F flag. Writing 0 has no effect. Reading this bit always return 0.
0 No effect.
1 Clears the LVI1F flag.
21-23
Reserved.
24
LVIRF
Reset-pin-supply LVI flag. This read-only bit is the LVI interrupt flag associated with the supply of the I/O
segment that contains the reset pin. It is asserted when the supply falls below the corresponding LVI
threshold, and can be cleared by the CPU by writing 1 to the LVIRC bit. If the LVIRE bit is also asserted,
an LVI interrupt is sent to the CPU. If LVIRR is also asserted, a system reset will be generated, which
will clear the LVIRF flag and negate the interrupt request.
0 No occurrence.
1 LVI occurrence detected on the supply of the I/O segment that contains the reset pin.
25
LVIHF
VDDEH LVI flag. This read-only bit is the LVI interrupt flag associated with the VDDEH supply. It is
asserted when the supply falls below the corresponding LVI threshold, and can be cleared by the CPU
by writing 1 to the LVIHC bit. If the LVIHE bit is also asserted, an LVI interrupt is sent to the CPU. If LVIHR
is also asserted, a system reset will be generated, which will clear the LVIHF flag and negate the
interrupt request.
0 No occurrence.
1 LVI occurrence detected on the VDDEH supply.
26
LVI5F
5V LVI flag. This read-only bit is the LVI interrupt flag associated with the 5V supply of the voltage
regulator. It can be cleared by the CPU by writing 1 to the LVI5C bit. If the LVI5E bit is also asserted, an
LVI interrupt is sent to the CPU. If LVI5R is also asserted, a system reset will be generated, which will
clear
the LVI5F flag and negate the interrupt request.
0 No occurrence.
1 LVI occurrence detected on the 5V supply of the voltage regulator.
Table 30-5. SR Field Descriptions (continued)
Field
Description