MPC563XM Reference Manual, Rev. 1
276
Freescale Semiconductor
Preliminary—Subject to Change Without Notice
User Multiple Input Signature Register 0 (CFLASH_UMISR0)
Address Offset: 0x00048
Reset value: 0x00000000
The Multiple Input Signature Register provides a means to evaluate the Array Integrity. The User Multiple
Input Signature Register 0 represents the bits 31-0 of the whole 144-bit word (two Double Words including
ECC). The UMISR0 Register is not accessible whenever MCR.DONE or UT0.AID are low: reading
returns indeterminate data while writing has no effect.
User Multiple Input Signature Register 1 (CFLASH_UMISR1)
Address Offset: 0x0004C
Reset value: 0x00000000
The Multiple Input Signature Register provides a means to evaluate the Array Integrity. The User Multiple
Input Signature Register 1 represents the bits 63-32 of the whole 144-bit word (two Double Words
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
MS0
31
MS0
30
MS0
29
MS0
28
MS0
27
MS0
26
MS0
25
MS0
24
MS0
23
MS0
22
MS0
21
MS0
20
MS0
19
MS0
18
MS0
17
MS0
16
rw/0
rw/0
rw/0
rw/0
rw/0
rw/0
rw/0
rw/0
rw/0
rw/0
rw/0
rw/0
rw/0
rw/0
rw/0
rw/0
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
MS0
15
MS0
14
MS0
13
MS0
12
MS0
11
MS0
10
MS0
09
MS0
08
MS0
07
MS0
06
MS0
05
MS0
04
MS0
03
MS0
02
MS0
01
MS0
00
rw/0
rw/0
rw/0
rw/0
rw/0
rw/0
rw/0
rw/0
rw/0
rw/0
rw/0
rw/0
rw/0
rw/0
rw/0
rw/0
Table 11-22. User Multiple Input Signature Register 0 field descriptions
Bit
Description
0-31
MS031-000
:
Multiple input Signature 031-000
(Read/Write)
These bits represents the MISR value obtained accumulating the bits 31-0 of all the pages read from the
Flash Memory.
The MS can be seeded to any value by writing the UMISR0 register.
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
MS0
63
MS0
62
MS0
61
MS0
60
MS0
59
MS0
58
MS0
57
MS0
56
MS0
55
MS0
54
MS0
53
MS0
52
MS0
51
MS0
50
MS0
49
MS0
48
rw/0
rw/0
rw/0
rw/0
rw/0
rw/0
rw/0
rw/0
rw/0
rw/0
rw/0
rw/0
rw/0
rw/0
rw/0
rw/0
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
MS0
47
MS0
46
MS0
45
MS0
44
MS0
43
MS0
42
MS0
41
MS0
40
MS0
39
MS0
38
MS0
37
MS0
36
MS0
35
MS0
34
MS0
33
MS0
32
rw/0
rw/0
rw/0
rw/0
rw/0
rw/0
rw/0
rw/0
rw/0
rw/0
rw/0
rw/0
rw/0
rw/0
rw/0
rw/0