MPC563XM Reference Manual, Rev. 1
760
Freescale Semiconductor
Preliminary—Subject to Change Without Notice
Figure 23-23. ETPUCSSR Register
SSx - Service Status x
Indicates that channel x is currently being serviced. It is updated at the 1st microcycle of a Time Slot
Transition (see
Section 23.4.1.2, “Time Slot Transition
”), or when the microengine ends the thread.
1 = channel x is currently being serviced
0 = channel x is not currently being serviced
23.3.7
Channel Configuration and Control Registers
Each channel has a group of 3 registers used to control, configure and check status of that channel as shown
in
. This organization eases individual channel management.
NOTE
A bus error is issued on read or write accesses to these registers when
ETPUECR bit MDIS=1. Writes are ineffective on bus error.
eTPU 1: Base + 0x290 / eTPU 2: Base + 0x294
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
R
SS31 SS30 SS29 SS28 SS27 SS26 SS25 SS24 SS23 SS22 SS21 SS20 SS19 SS18 SS17 SS16
W
RESET:
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
R
SS15 SS14 SS13 SS12 SS11 SS10
SS9
SS8
SS7
SS6
SS5
SS4
SS3
SS2
SS1
SS0
W
RESET:
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
= Unimplemented or Reserved
Table 23-13. Channel Registers Structure
Channel
Offset
Register Name
0x00
ETPUCxCR - eTPU Channel Configuration Register
0x04
ETPUCxSCR - eTPU Channel Status/Control Register
0x08
ETPUCxHSRR - eTPU Channel Host Service Request Register
0x0C
RESERVED