MPC563XM Reference Manual, Rev. 1
358
Freescale Semiconductor
Preliminary—Subject to Change Without Notice
Figure 13-30. Single Beat 64-bit Read Cycle, 16-bit Port Size, Basic Timing
13.5.2.7
Size, Alignment and Packaging on Transfers
shows the allowed sizes that an internal or external master can request from the EBI. The
behavior of the EBI for request sizes not shown below is undefined. No error signal is asserted for these
erroneous cases.
ADDR[3:31]
TS
*DATA[0:15]
TA
RD_WR
TSIZ[0:1]
BDIP
WE
CSx
CLKOUT
A
A+2
ABCD
’10’
DATA is valid
* Or DATA[16:31], based on D16_31 bit in EBI_MCR.
A+4
A+6
EFGH
IJKL
MNOP
DATA is valid
DATA is valid
DATA is valid