MPC563XM Reference Manual, Rev. 1
Freescale Semiconductor
741
Preliminary—Subject to Change Without Notice
Figure 23-6. ETPUSCMOFFDATAR Register
ETPUSCMOFFDATA[31:0] — SCM Off-range read data value
Section 23.4.2.6.3, “SCM Off-range Data
23.3.2.5
ETPUECR - eTPU Engine Configuration Register
Each Engine has its own ETPUECR register. ETPUECR holds configuration and status fields that are
programmed independently in each Engine.
Figure 23-7. ETPUECR Register
FEND — Force End
Base + 0x010
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
R
ETPUSCMOFFDATA[31:16]
W
RESET:
etpu_scm_off_range_data_plug[31:16]
1
1
The reset value is defined at the SoC level, and is usually 0xf3775ffb, an instruction that clears MRLEs, MRLs and TDLs,
disables channel service requests, ends the thread and generates an illegal instruction Global Exception.
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
R
ETPUSCMOFFDATA[15:0]
W
RESET:
etpu_scm_off_range_data_plug[15:0]
= Unimplemented or Reserved
eTPU 1: Base + 0x014 / eTPU 2: Base + 0x018
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
R
FEND MDIS
0
STF
0
0
0
0
HLTF
0
0
0
FCSS
FPSCK
W
RESET:
0
0/1
1
1
The MDIS reset value is MCU-dependent. Please consult the SoC Guide of the specific MCU.
0
0
0
0
0
0
0(1
2
)
2
Engine may go to Debug state (halted) soon after reset, depending on the NDEDI configuration (see NDEDI Block Guide).
0
0
0
0
0
0
0
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
R
CDFC
0
ERBA
SPPD
IS
0
0
ETB
W
RESET:
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
= Unimplemented or Reserved