![Freescale Semiconductor MPC5632M Manual Download Page 512](http://html.mh-extra.com/html/freescale-semiconductor/mpc5632m/mpc5632m_manual_2330659512.webp)
MPC563XM Reference Manual, Rev. 1
512
Freescale Semiconductor
Preliminary—Subject to Change Without Notice
Figure 16-54. eTPU_A[26]_IRQ[14]_SOUT_C_LVDS-_GPIO[140] Pad Configuration Register (SIU_PCR140)
16.9.13.39 Pad Configuration Register 141 (SIU_PCR141)
The SIU_PCR141 register control the function, direction, and static electrical attributes of the
eTPU_A[27]_IRQ[15]_SOUT_GPIO[141] pin.
It is required to program the PA field of both registers, SIU_PCR140 and SIU_PCR141, to select the
SOUT_LVDS alternate function, and then use the register SIU_PCR141 to program the SOUT_LVDS
characteristics (drive strength using the slew rate field).
SI 0x158
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
0
0
0
PA
OBE
1
1
The OBE bit must be set to one for GPIO[140] when configured as output.
IBE
2
2
When configured as RQ or GPO, the IBE bit may be set to one to reflect the pin state in the corresponding GPDI
register. Setting the IBE bit to zero reduces power consumption. The IBE bit must be set to one for GPIO[140]
when configured as input.
0
0
ODE
HYS
SRC[0-1]
3
3
On the LVDS pads these bits are used to allow the control of output voltage swing. They are connected to the
lvds_opt0 and lvds_opt1 inputs of the LVDS pads (see
Table 529. “LVDS Pads Voltage Swing” in “Chapter 27
Deserial Serial Peripheral Interface (DSPI)”
). In the other pad types they assume the Slew Rate Control
functionality.
WPE
WPS
W
RESET
0
0
0
0
0
0
0
0
0
0
0
0
0
0
1
U
4
4
The weak pull up/down selection at reset for the eTPU_A[26] pin is determined by the WKPCFG pin.
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
W
RESET
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
= Unimplemented or Reserved