MPC563XM Reference Manual, Rev. 1
Freescale Semiconductor
637
Preliminary—Subject to Change Without Notice
The EMIOSCNT[n] register contains the value of the internal counter. When GPIO mode is selected or
the channel is frozen, the EMIOSCNT[n] register is read/write. For all others modes, the EMIOSCNT[n]
is a read-only register. When entering some operation modes, this register is automatically cleared (refer
to
Section 22.5.1.1, “UC Modes of Operation,”
for details).
Depending on the channel configuration it may have EMIOSCNT register or not. EMIOSCNT register is
required for the following modes: OPWFM, OPWFMB, OPWMC, OPWMCB, MC, MCB, PEA, PEC,
WPTA, QDEC. It means that if no mode requiring EMIOSCNT register is implemented then the register
can be removed during synthesis through proper parameterization.
It is possible that, for particular reasons, EMIOSCNT be available in one device even if the respective
channel does not feature any mode that requires it. In this case EMIOSCNT availability should be
explicitly described in the device SoC Guide.
22.4.2.8
eMIOS200 UC Control Register (EMIOSC[n])
EMIOSC[n] address: UC[n] base a $0C
Figure 22-9. eMIOS200 UC Control Register (EMIOSC[n])
The Control register gathers bits reflecting the status of the UC input/output signals and the overflow
condition of the internal counter, as well as several read/write control bits.
FREN — Freeze Enable bit
The FREN bit, if set and validated by FRZ bit in EMIOSMCR register allows the channel to enter
freeze state, freezing all registers values when in debug mode and allowing the MCU to perform debug
functions.
1 = Freeze UC registers values
0 = Normal operation
ODIS — Output Disable bit
The ODIS bit allows disabling the output pin when running any of the output modes with the exception
of GPIO mode.
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
FRE
N
ODIS ODISSL[0:1
]
UCPRE[0:1
]
UCP
REN
DMA
0
IF[0:3]
FCK
FEN
0
W
RESET:
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R
0
0
0
0
0
BSL[0:1]
EDS
EL
EDP
OL
MODE[0:6]
W
FOR
CMA
FOR
CMB
RESET:
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
= Unimplemented or reserved