MPC563XM Reference Manual, Rev. 1
1174
Freescale Semiconductor
Preliminary—Subject to Change Without Notice
26.4.2.15 DSPI DSI Configuration Register 1 (DSPI_DSICR1)
The DSI Configuration Register 1 selects various attributes associated with TSB Configuration. The user
must not write to the DSPI_DSICR1 while the DSPI is in the Running state. If TSB configuration is not
used the register value is ignored.
Address: DSP 0xCC
Access:
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
DESER_DATA
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R
DESER_DATA
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 26-17. DSPI Deserialization Data Register (DSPI_DDR)
Table 26-30. DSPI_DDR Field Descriptions
Field
Descriptions
0–15
DESER_DAT
A[0:15]
Deserialized Data. When TSB configuration is set, the DESER_DATA field holds deserialized data
which is presented as signal states to the Parallel Output signals. If TSB is disabled these bits are
ignored, and only the lower 16 bits are valid.
16–31
DESER_DAT
A[0:15]
Deserialized Data. The DESER_DATA field holds deserialized data which is presented as signal
states to the Parallel Output signals.
Address: DSP 0xD0
Access:
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
0
0
0
TSBCNT
0
0
0
0
0
0
0
0
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R
0
0
0
0
0
0
0
0
DPCS1_7
DPCS1_6
DPCS1_5
DPCS1_4
DPCS1_3
DPCS1_2
DPCS1_1
DPCS1_0
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 26-18. DSPI DSI Configuration Register 1 (DSPI_DSICR1)