![Freescale Semiconductor MPC5632M Manual Download Page 733](http://html.mh-extra.com/html/freescale-semiconductor/mpc5632m/mpc5632m_manual_2330659733.webp)
MPC563XM Reference Manual, Rev. 1
Freescale Semiconductor
733
Preliminary—Subject to Change Without Notice
0x14
ETPUECR_1 - eTPU 1 Engine Configuration Register
0x18
ETPUECR_2 - eTPU 2 Engine Configuration Register
0x1C
RESERVED
0x20
ETPUTBCR_1 - eTPU 1 Time Base Configuration Register
0x24
ETPUTB1R_1 - eTPU 1 Time Base 1
0x28
ETPUTB2R_1 - eTPU 1 Time Base 2
0x2C
ETPUREDCR_1 - eTPU 1 Red Line Configuration Register
0x30
RESERVED
0x34
RESERVED
0x38
RESERVED
0x3C
RESERVED
0x40
ETPUTBCR_2 - eTPU 2 Time Base Configuration Register
0x44
ETPUTB1R_2 - eTPU 2 Time Base 1
0x48
ETPUTB2R_2 - eTPU 2 Time Base 2
0x4C
ETPUREDCR_2 - eTPU 2 Red Line Configuration Register
0x50
RESERVED
0x54
RESERVED
0x58
RESERVED
0x5C
RESERVED
0x60
ETPUWDTR_1 - eTPU 1 Watchdog Timer Register
0x64
RESERVED
0x68
ETPUIDLER_1 - eTPU 1 Idle Counter Register
0x6C
RESERVED
0x70
ETPUWDTR_2 - eTPU 2 Watchdog Timer Register
0x74
RESERVED
0x78
ETPUIDLER_2 - eTPU 2 Idle Counter Register
0x7C
RESERVED
0x80 - 0x1FF
RESERVED
0x200
ETPUCISR_1 - eTPU 1 Channel Interrupt Status Register
0x204
ETPUCISR_2 - eTPU 2 Channel Interrupt Status Register
0x208
RESERVED
0x20C
RESERVED
0x210
ETPUCDTRSR_1 - eTPU 1 Channel Data Transfer Request Status Register
0x214
ETPUCDTRSR_2 - eTPU 2 Channel Data Transfer Request Status Register
0x218
RESERVED
0x21C
RESERVED
0x220
ETPUCIOSR_1 - eTPU 1 Channel Interrupt Overflow Status Register
0x224
ETPUCIOSR_2 - eTPU 2 Channel Interrupt Overflow Status Register
0x228
RESERVED
0x22C
RESERVED
0x230
ETPUCDTROSR_1 - eTPU 1 Channel Data Transfer Request Overflow Status Register
Table 23-4. Detailed Memory Map
Offset
Use