![Freescale Semiconductor MPC5632M Manual Download Page 480](http://html.mh-extra.com/html/freescale-semiconductor/mpc5632m/mpc5632m_manual_2330659480.webp)
MPC563XM Reference Manual, Rev. 1
480
Freescale Semiconductor
Preliminary—Subject to Change Without Notice
1 = A Software System Reset has occurred.
0 = No Software System Reset has occurred.
SERF — Software External Reset Flag
1 = A Software External Reset has occurred.
0 = No Software External Reset has occurred.
WKPCFG — Weak Pull Configuration Pin Status
1 = WKPCFG pin latched during the last reset was logical one and weak pull up is the default
setting.
0 = WKPCFG pin latched during the last reset was logical zero and weak pull down is the default
setting.
ABR — Auto Baud Rate
1 = Auto Baud Rate Enabled.
0 = Auto Baud Rate Disabled, eSys compatible.
BOOTCFG[0-1] — Reset Configuration Pin Status
The BOOTCFG field holds the value of the BOOTCFG[1] pin that was latched on the last negation of
the RSTOUT pin. The BOOTCFG field is used by the BAM program to determine the location of the
Reset Configuration Word. See
for a translation of the Reset Configuration Half Word
location from the BOOTCFG field value.
RGF — RESET Glitch Flag
This bit is set by the MCU when the RESET pin is asserted for more than 2 clocks clock cycles, but
less than the minimum RESET assertion time of 10 consecutive clocks to cause a reset. This bit is
cleared by the reset controller for a valid assertion of the RESET pin or a power-on reset or a write of
one to the bit.
1 = A glitch was detected on the RESET pin.
0 = No glitch was detected on the RESET pin.
16.9.4
System Reset Control Register (SIU_SRCR)
The System Reset Control Register (SIU_SRCR) allows software to generate either a Software System
Reset or Software External Reset. The Software System Reset causes an internal reset sequence, while the
Software External Reset only causes the external RSTOUT pin to be asserted for the predetermined
number of clock cycles (refer to
”). When written to one, the SER bit
automatically clears after the clock count expires. If the value of the SER bit is one and a zero is written
to the bit, the bit is cleared and the RSTOUT pin is negated regardless if the clock count has expired
The CRE bit in the SIU_SRCR allows software to enable a Checkstop Reset. If enabled, a Checkstop Reset
will occur if the checkstop reset input to the reset controller is asserted. The Checkstop Reset is enabled
by default.