![Freescale Semiconductor MPC5632M Manual Download Page 651](http://html.mh-extra.com/html/freescale-semiconductor/mpc5632m/mpc5632m_manual_2330659651.webp)
MPC563XM Reference Manual, Rev. 1
Freescale Semiconductor
651
Preliminary—Subject to Change Without Notice
1 = Clear FLAGCE bit
0 = No effect
WSCIN — Wheel Speed Channel Input pin bit
The WSCIN bit reflects the input pin state after being filtered and synchronized.
OVRPWO — FLAGPWO Overrun bit
The OVRPWO Flag indicates that the T16PWCNT counter rollover occurred with the FLAGPWO
Flag already set. This flag is cleared if the Status register is written with the OVRPWOC bit set.
1 = FLAGPWO Overrun
0 = FLAGPWO no overrun
OVRCAP — FLAGCAP Overrun bit
The OVRCAP Flag indicates that a capture event occurred in the T24CAPA register with the
FLAGCAP already set, except if it is the very first capture after coming out from Disable to Wheel
Speed mode. This flag is cleared if the Status register is written with the OVRCAPC bit set.
1 = FLAGCAP Overrun
0 = FLAGCAP no overrun
OVRPW — FLAGPW Overrun bit
The OVRPW Flag indicates that an event occurred in the Pulse Width Detection logic with the
FLAGPW already set. This flag is cleared if the Status register is written with the OVRPWC bit set.
1 = FLAGPW Overrun
0 = FLAGPW no overrun
OVRECO — FLAGECO Overrun bit
The OVRECO Flag indicates that an overflow occurred in the EVCNT counter with the FLAGECO
already set. This flag is cleared if the Status register is written with the OVRECOC bit set.
1 = FLAGECO Overrun
0 = FLAGECO no overrun
OVRCE — FLAGCE Overrun bit
The OVRCE Flag indicates that an event occurred in the Event Count Compare logic with the
FLAGCE already set. This flag is cleared if the Status register is written with the OVRCEC bit set.
1 = FLAGCE Overrun
0 = FLAGCE no overrun
FLAGPWO — FLAG T16PWCNT Pulse Width Counter Overflow bit
The FLAGPWO Flag indicates that the T16PWCNT rollover has occurred regardless of the counter
being simultaneously reset by other means, namely a capture edge. This flag is cleared if the Status
register is written with the FLAGPWOC bit set. If when attempting to clear the FLAGPWO flag the
T16PWCNT counter rolls over again, then the FLAGPWO flag remains set.
1 = T16PWCNT overflow occurred
0 = T16PWCNT overflow did not occur