![Freescale Semiconductor MPC5632M Manual Download Page 1198](http://html.mh-extra.com/html/freescale-semiconductor/mpc5632m/mpc5632m_manual_23306591198.webp)
MPC563XM Reference Manual, Rev. 1
1198
Freescale Semiconductor
Preliminary—Subject to Change Without Notice
Figure 26-33. DSPI Modified Transfer Format (MTFE=1, CPHA=1, f
sck
= f
sys
/4)
26.5.7.5
Continuous Selection Format
Some peripherals must be deselected between every transfer. Other peripherals must remain selected
between several sequential serial transfers. The Continuous Selection Format provides the flexibility to
handle both cases. The Continuous Selection Format is enabled for the SPI Configuration by setting the
CONT bit in the SPI command. Continuous Selection is enabled for the DSI Configuration by setting the
DCONT bit in the DSPI_DSICR. The behavior of the PCS signals in the two configurations is identical so
only SPI Configuration will be described.
When the CONT bit = 0, the DSPI drives the asserted Chip Select signals to their idle states in between
frames. The idle states of the Chip Select signals are selected by the PCSIS field in the DSPI_MCR.
shows the timing diagram for two four-bit transfers with CPHA = 1 and CONT = 0.
t
CSC
SCK
System clock
Master
Slave
PCS
Slave
Master
SOUT
SOUT
Sample
Sample
t
CSC
= PCS to SCK delay
t
ASC
t
ASC
= After SCK delay
1 2 3 4 5 6