![Freescale Semiconductor MPC5632M Manual Download Page 589](http://html.mh-extra.com/html/freescale-semiconductor/mpc5632m/mpc5632m_manual_2330659589.webp)
MPC563XM Reference Manual, Rev. 1
Freescale Semiconductor
589
Preliminary—Subject to Change Without Notice
This register can only be read from the IPS programming model; any attempted write is ignored. See
for the Platform RAM ECC Data Register definition.
Figure 18-11. Platform RAM ECC Data (PREDR) Register
Register address: ECSM Base + 0x68, +0x6c
63
62
61
60
59
58
57
56
55
54
53
52
51
50
49
48
R
PREDR
W
RESET:
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
47
46
45
44
43
42
41
40
39
38
37
36
35
34
33
32
R
PREDR
W
RESET:
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
R
PREDR
W
RESET:
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
R
PREDR
W
RESET:
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
= Unimplemented
Table 18-13. Platform RAM ECC Data (PREDR) Field Descriptions
Name
Description
Value
PREDR
RAM ECC Data
Register
This 64-bit register contains the data associated with the faulting access of the
last, properly-enabled platform RAM ECC event. The register contains the data
value taken directly from the platform data bus.