![Freescale Semiconductor MPC5632M Manual Download Page 169](http://html.mh-extra.com/html/freescale-semiconductor/mpc5632m/mpc5632m_manual_2330659169.webp)
MPC563XM Reference Manual, Rev. 1
Freescale Semiconductor
169
Preliminary—Subject to Change Without Notice
Chapter 8
Multi-Layer AHB Crossbar Switch (XBAR)
8.1
Information Specific to This Device
This section presents device-specific parameterization and customization information not specifically
referenced in the remainder of this chapter.
8.1.1
Device-Specific Block Diagram
shows the simplified block diagram specific to this device.
Figure 8-1. Device-Specific Block Diagram
8.1.2
Device-Specific Features
•
Three master ports
— e200z335 core complex Instruction port
— e200z335 core complex Load/Store port
— eDMA
•
Four slave ports:
— Flash memory
— SRAM
— Peripheral bridge B (eTPU, SIU, DSPI, eSCI, FlexCAN, eQADC, BAM)
— Calibration bus
•
32-bit internal address, 64-bit internal data paths (64 bit for instruction fetch)
•
AXBS halt mode is not supported on this device. The functionality associated with
axbs_halt_request is not implemented as this signal is tied off inside the platform. Also, dynamic
priority elevation and alternate context switching are not supported on this device.
•
shows the master-slave connections for this device.
Peripheral Bridge
Flash memory
SRAM
Calibration Bus
e200z335 core Instruction
eDMA
e200z335 core Load/Store
Unused master port