MPC563XM Reference Manual, Rev. 1
Freescale Semiconductor
997
Preliminary—Subject to Change Without Notice
24.5.2.14 EQADC SSI Receive Data Register (EQADC_SSIRDR)
The EQADC SSI Receive Data Register (EQADC_SSIRDR) records the last message received from the
external device.
Figure 24-23. EQADC SSI Receive Data Register (EQADC_SSIRDR)
RDV —Receive Data Valid Bit
The RDV bit indicates if the last received data is valid. This bit is cleared automatically whenever the
EQADC_SSIRDR register is read. Writes have no effect.
1 = Receive data is valid.
0 = Receive data is not valid.
Table 24-12. System Clock Divide Factor for Baud Clock
BR[0:3]
System Clock Divide Factor
1
1
If the system clock is divided by a odd
number then the serial clock will have a duty
cycle different from 50%.
0b0000
2
0b0001
3
0b0010
4
0b0011
5
0b0100
6
0b0101
7
0b0110
8
0b0111
9
0b1000
10
0b1001
11
0b1010
12
0b1011
13
0b1100
14
0b1101
15
0b1110
16
0b1111
17
Register address: EQA0x0B8
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
RDV
0
0
0
0
0
R_DATA
W
RESET:
0
0
0
0
0
0
0
0
0
0
0
0
1
1
1
1
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R
R_DATA
W
RESET:
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
= Unimplemented or Reserved