S5PC100 USER’S MANUAL (REV1.0)
SD/MMC CONTROLLER
8.12-53
NORINTSTS
Bit
Description
Reset Value
Read Wait interrupt status manually if BS = 0 (BS means 'Bus Status'
field 'Bus Suspend' register in the SDIO card specification)
Note:
Read Wait operation procedure is started after 4-SDCLK from
the end of the block data read transfer.
STACCS [9]
CCS Interrupt Status (RW1C)
Command Complete Signal Interrupt Status bit is for CE-ATA interface
mode.
'0' = CCS Interrupt Occurred, '1' = CCS Interrupt Not Occurred
0
STACARDINT [8]
Card Interrupt
Writing this bit to 1 does not clear this bit. It is cleared by resetting the
SD card interrupt factor. In 1-bit mode, the Host Controller detects the
Card Interrupt without SD Clock to support wakeup. In 4-bit mode, the
card interrupt signal is sampled during the interrupt cycle, therefore
there are some sample delays between the interrupt signal from the
SD card and the interrupt to the Host System. It is necessary to define
how to handle this delay.
If this status is set and the Host Driver needs to start this interrupt
service,
Card Interrupt Signal Enable
in the Normal Interrupt Signal
Enable register must be set to 0 in order to clear the card interrupt
status latched in the Host Controller and to stop driving the interrupt
signal to the Host System. After completion of the card interrupt service
(It must reset interrupt factors in the SD card and the interrupt signal
may not be asserted), write to one clear to this register field(RW1C)
and set Card Interrupt Signal Enable to 1 to re-start sampling the
interrupt signal. The Card Interrupt Status Enable must remain set to
high. (
RW1C
) Note2,3
'1' = Generates Card Interrupt
'0' = No Card Interrupt
0
STACARDRE
M
[7]
Card Removal
This status is set if the Card Inserted in the Present State register
changes from 1 to 0. If the Host Driver writes this bit to 1 to clear this
status, the status of the Card Inserted in the Present State register
must be confirmed. Because the card detect state may possibly be
changed if the Host Driver clear this bit and interrupt event may not be
generated. (RW1C)
'1' = Card removed
'0' = Card state stable or Debouncing
0
STACARDINS [6]
Card Insertion
This status is set if the Card Inserted in the Present State register
changes from 0 to 1. If the Host Driver writes this bit to 1 to clear this
status, the status of the Card Inserted in the Present State register
must be confirmed. Because the card detect state may possibly be
changed if the Host Driver clear this bit and interrupt event may not be
generated. (RW1C)
'1' = Card inserted
'0' = Card state stable or Debouncing
0
Summary of Contents for S5PC100
Page 21: ...MEMORY MAP S5PC100 USER S MANUAL REV1 0 1 2 2 ...
Page 34: ...S5PC100 USER S MANUAL REV1 0 BALL MAP SIZE POP 1 1 9 1 4 MCP CONNECTION ...
Page 49: ...IROM CODE S5PC100 USER S MANUAL REV1 0 2 6 4 12 Mhz 300 0 Mhz 100 0 Mhz 79 5 Mhz 20 6 Mhz ...
Page 174: ...CLOCK CONTROLLER S5PC100 USER S MANUAL REV1 0 2 3 24 Rs 0ohm Rf 1Mohm CL 10 35pF ...
Page 322: ...CORESIGHT S5PC100 USER S MANUAL REV1 0 3 2 4 Figure 3 2 2 S5PC100 Coresight Structure ...
Page 330: ...CORESIGHT S5PC100 USER S MANUAL REV1 0 3 2 12 Figure 3 2 7 ETB Block Diagram ...
Page 345: ...S5PC100 USER S MANUAL REV1 0 ASYNC BRIDGE 3 4 3 Figure 3 4 2 Asynchronous Bridge Components ...
Page 359: ...S5PC100 USER S MANUAL REV1 0 VECTORED INTERRUPT CONTROLLER 4 1 3 Figure 4 1 2 VIC Daisy Chain ...
Page 651: ...S5PC100 USER S MANUAL REV1 0 UART 8 1 27 Figure 8 1 10 UINTSP UINTP and UINTM block diagram ...
Page 652: ...UART S5PC100 USER S MANUAL REV1 0 8 1 28 NOTES ...
Page 743: ...S5PC100 USER S MANUAL REV1 0 MIPI HSI INTERFACE CONTROLLER 8 6 13 ...
Page 756: ...MIPI HSI INTERFACE CONTROLLER S5PC100 USER S MANUAL REV1 0 8 6 26 NOTES ...
Page 800: ...MIPI CSIS S5PC100 USER S MANUAL REV1 0 8 8 10 NOTES ...
Page 816: ...USB HOST CONTROLLER S5PC100 USER S MANUAL REV1 0 8 9 16 ...
Page 935: ...S5PC100 USER S MANUAL REV1 0 MODEM INTERFACE 8 11 13 NOTES ...
Page 1111: ...S5PC100 USER S MANUAL REV1 0 IMAGE ROTATOR 9 2 3 3 4 180 DEGREE ROTATION ...
Page 1112: ...IMAGE ROTATOR S5PC100 USER S MANUAL REV1 0 9 2 4 3 5 90 AND 270 DEGREE ROTATION ...
Page 1118: ...S5PC100 USER S MANUAL REV1 0 CAMERA INTERFACE 9 3 3 Figure 9 3 2 Camera Interface Overview ...
Page 1181: ...JPEG S5PC100 USER S MANUAL REV1 0 9 4 6 Figure 9 4 5 YCbCr4 2 2 Color Format ...
Page 1199: ...JPEG S5PC100 USER S MANUAL REV1 0 9 4 24 NOTES ...
Page 1245: ...3D ACCELERATOR S5PC100 USER S MANUAL REV1 0 9 6 18 ...
Page 1353: ...TVOUT VIDEO DAC S5PC100 USER S MANUAL REV1 0 9 7 32 ...
Page 1452: ...S5PC100 USER S MANUAL REV1 0 VIDEO PROCESSOR 9 8 43 NOTES ...
Page 1482: ...MIXER S5PC100 USER S MANUAL REV1 0 9 9 30 NOTES ...
Page 1664: ...S5PC100 USER S MANUAL REV1 0 I2S CONTROLLER 5 1CH 10 2 31 NOTES ...
Page 1701: ...AC97 CONTROLLER S5PC100 USER S MANUAL REV1 0 10 4 18 NOTES ...
Page 1731: ...SPDIF TRANSMITTER S5PC100 USER S MANUAL REV1 0 10 6 16 NOTES ...
Page 1744: ...S5PC100 USER S MANUAL REV1 0 ADC AND TOUCH SCREEN INTERFACE 10 7 13 NOTES ...
Page 1750: ...KEYPAD INTERFACE S5PC100 USER S MANUAL REV1 0 10 8 6 Figure 10 8 7 Keypad I F Block Diagram ...
Page 1755: ...S5PC100 USER S MANUAL REV1 0 KEYPAD INTERFACE 10 8 11 NOTES ...
Page 1779: ...SECURE DOMAIN MANAGER S5PC100 USER S MANUAL REV1 0 11 2 22 NOTES ...