S5PC100 USER’S MANUAL (REV1.0)
NAND FLASH CONTROLLER
5.4-29
7.21 MAIN DATA AREA ECC0 STATUS REGISTER (NFM8ECC0, R, ADDRESS = 0XE720_0050)
NFM8ECC0
Bit
Description
Reset Value
4
th
Parity
[31:24]
4
th
Check Parity generated from main area (512-byte)
0x00
3
rd
Parity
[23:16]
3
rd
Check Parity generated from main area (512-byte)
0x00
2
nd
Parity
[15:8]
2
nd
Check Parity generated from main area (512-byte)
0x00
1
st
Parity
[7:0]
1
st
Check Parity generated from main area (512-byte)
0x00
7.22 MAIN DATA AREA ECC0 STATUS REGISTER (NFM8ECC1, R, ADDRESS = 0XE720_0054)
NFM8ECC1
Bit
Description
Reset Value
8
th
Parity
[31:24]
8
th
Check Parity generated from main area (512-byte)
0x00
7
th
Parity
[23:16]
7
th
Check Parity generated from main area (512-byte)
0x00
6
th
Parity
[15:8]
6
th
Check Parity generated from main area (512-byte)
0x00
5
th
Parity
[7:0]
5
th
Check Parity generated from main area (512-byte)
0x00
7.23 MAIN DATA AREA ECC0 STATUS REGISTER (NFM8ECC2, R, ADDRESS = 0XE720_0058)
NFM8ECC2
Bit
Description
Reset Value
12
th
Parity
[31:24]
12
th
Check Parity generated from main area (512-byte)
0x00
11
th
Parity
[23:16]
11
th
Check Parity generated from main area (512-byte)
0x00
10
th
Parity
[15:8]
10
th
Check Parity generated from main area (512-byte)
0x00
9
th
Parity
[7:0]
9
th
Check Parity generated from main area (512-byte)
0x00
7.24 MAIN DATA AREA ECC0 STATUS REGISTER (NFM8ECC0, R, ADDRESS = 0XE720_005C)
NFM8ECC3
Bit
Description
Reset Value
Reserved [31:8]
Reserved
0x000000
13
th
Parity
[7:0]
13
th
Check Parity generated from main area (512-byte)
0x00
NOTE:
The NAND flash controller generates these ECC parity codes if write main area data while the MainECCLock
(NFCON[7]) bit is ‘0’(unlock).
Summary of Contents for S5PC100
Page 21: ...MEMORY MAP S5PC100 USER S MANUAL REV1 0 1 2 2 ...
Page 34: ...S5PC100 USER S MANUAL REV1 0 BALL MAP SIZE POP 1 1 9 1 4 MCP CONNECTION ...
Page 49: ...IROM CODE S5PC100 USER S MANUAL REV1 0 2 6 4 12 Mhz 300 0 Mhz 100 0 Mhz 79 5 Mhz 20 6 Mhz ...
Page 174: ...CLOCK CONTROLLER S5PC100 USER S MANUAL REV1 0 2 3 24 Rs 0ohm Rf 1Mohm CL 10 35pF ...
Page 322: ...CORESIGHT S5PC100 USER S MANUAL REV1 0 3 2 4 Figure 3 2 2 S5PC100 Coresight Structure ...
Page 330: ...CORESIGHT S5PC100 USER S MANUAL REV1 0 3 2 12 Figure 3 2 7 ETB Block Diagram ...
Page 345: ...S5PC100 USER S MANUAL REV1 0 ASYNC BRIDGE 3 4 3 Figure 3 4 2 Asynchronous Bridge Components ...
Page 359: ...S5PC100 USER S MANUAL REV1 0 VECTORED INTERRUPT CONTROLLER 4 1 3 Figure 4 1 2 VIC Daisy Chain ...
Page 651: ...S5PC100 USER S MANUAL REV1 0 UART 8 1 27 Figure 8 1 10 UINTSP UINTP and UINTM block diagram ...
Page 652: ...UART S5PC100 USER S MANUAL REV1 0 8 1 28 NOTES ...
Page 743: ...S5PC100 USER S MANUAL REV1 0 MIPI HSI INTERFACE CONTROLLER 8 6 13 ...
Page 756: ...MIPI HSI INTERFACE CONTROLLER S5PC100 USER S MANUAL REV1 0 8 6 26 NOTES ...
Page 800: ...MIPI CSIS S5PC100 USER S MANUAL REV1 0 8 8 10 NOTES ...
Page 816: ...USB HOST CONTROLLER S5PC100 USER S MANUAL REV1 0 8 9 16 ...
Page 935: ...S5PC100 USER S MANUAL REV1 0 MODEM INTERFACE 8 11 13 NOTES ...
Page 1111: ...S5PC100 USER S MANUAL REV1 0 IMAGE ROTATOR 9 2 3 3 4 180 DEGREE ROTATION ...
Page 1112: ...IMAGE ROTATOR S5PC100 USER S MANUAL REV1 0 9 2 4 3 5 90 AND 270 DEGREE ROTATION ...
Page 1118: ...S5PC100 USER S MANUAL REV1 0 CAMERA INTERFACE 9 3 3 Figure 9 3 2 Camera Interface Overview ...
Page 1181: ...JPEG S5PC100 USER S MANUAL REV1 0 9 4 6 Figure 9 4 5 YCbCr4 2 2 Color Format ...
Page 1199: ...JPEG S5PC100 USER S MANUAL REV1 0 9 4 24 NOTES ...
Page 1245: ...3D ACCELERATOR S5PC100 USER S MANUAL REV1 0 9 6 18 ...
Page 1353: ...TVOUT VIDEO DAC S5PC100 USER S MANUAL REV1 0 9 7 32 ...
Page 1452: ...S5PC100 USER S MANUAL REV1 0 VIDEO PROCESSOR 9 8 43 NOTES ...
Page 1482: ...MIXER S5PC100 USER S MANUAL REV1 0 9 9 30 NOTES ...
Page 1664: ...S5PC100 USER S MANUAL REV1 0 I2S CONTROLLER 5 1CH 10 2 31 NOTES ...
Page 1701: ...AC97 CONTROLLER S5PC100 USER S MANUAL REV1 0 10 4 18 NOTES ...
Page 1731: ...SPDIF TRANSMITTER S5PC100 USER S MANUAL REV1 0 10 6 16 NOTES ...
Page 1744: ...S5PC100 USER S MANUAL REV1 0 ADC AND TOUCH SCREEN INTERFACE 10 7 13 NOTES ...
Page 1750: ...KEYPAD INTERFACE S5PC100 USER S MANUAL REV1 0 10 8 6 Figure 10 8 7 Keypad I F Block Diagram ...
Page 1755: ...S5PC100 USER S MANUAL REV1 0 KEYPAD INTERFACE 10 8 11 NOTES ...
Page 1779: ...SECURE DOMAIN MANAGER S5PC100 USER S MANUAL REV1 0 11 2 22 NOTES ...