CLOCK CONTROLLER
S5PC100 USER’S MANUAL (REV1.0)
2.3-34
10.2.4 Select Clock Source 3 (Audio and Others) (CLK_SRC3, R/W, Address = 0xE010_020C)
Audio and Others clock source register
CLK_SRC3
Bit
Description
Reset Value
Reserved [31:26]
Reserved
SPDIF_SEL [25:24]
Control MUX
SPDIF
(00:CLKAUDIO0, 01: CLKAUDIO1, 10:CLKAUDIO2)
0x0
Reserved [23]
Reserved
AUDIO2_SEL [22:20]
Control MUX
AUDIO2
, which is the source clock of I2S2
(000:MOUT
EPLL
, 001:DOUT
MPLL
, 010: FIN
EPLL
,011:
I2SCDCLK2 100: MOUT
HPLL
)
0x0
Reserved [19]
Reserved
AUDIO1_SEL [18:16]
Control MUX
AUDIO1
, which is the source clock of I2S1, PCM1
(000:MOUT
EPLL
, 001:DOUT
MPLL
, 010:FIN
EPLL
,011:
I2SCDCLK1, 100: PCMCDCLK1, 101: MOUT
HPLL
)
0x0
Reserved [15]
Reserved
AUDIO0_SEL [14:12]
Control MUX
AUDIO0
, which is the source clock of I2S0, PCM0
(000:MOUT
EPLL
, 001:DOUT
MPLL
, 010:FIN
EPLL
,011:
I2SCDCLK0, 100: PCMCDCLK0, 101: MOUT
HPLL
)
0x0
Reserved [11:10]
Reserved
I2S_D2_SEL [9:8]
Control MUX
I2S_D2
(00: FOUT
EPLL
, 01: I2SCDCLK0 , 10:SCLK_AUDIO0)
When LP (Low-Power) Audio mode with 'top off' is used, only
FOUT
EPLL
and I2SCDCLK0 can be selected. Refer 7.2 Low
Power Music-Play Clock.
0x0
Reserved [7:5]
Reserved
HCLK_D2_SEL [4]
Control
MUX
HCLK_D2
(0: FOUT
EPLL
, 1:I2SCDCLK0
) 0x0
Reserved [3:2]
Reserved
PWI_SEL [1:0]
Control MUX
PWI
, which is the source clock of PWI
(00:SRCLK, 01:MOUT
EPLL
, 10: DOUT
MPLL
)
0x0
Summary of Contents for S5PC100
Page 21: ...MEMORY MAP S5PC100 USER S MANUAL REV1 0 1 2 2 ...
Page 34: ...S5PC100 USER S MANUAL REV1 0 BALL MAP SIZE POP 1 1 9 1 4 MCP CONNECTION ...
Page 49: ...IROM CODE S5PC100 USER S MANUAL REV1 0 2 6 4 12 Mhz 300 0 Mhz 100 0 Mhz 79 5 Mhz 20 6 Mhz ...
Page 174: ...CLOCK CONTROLLER S5PC100 USER S MANUAL REV1 0 2 3 24 Rs 0ohm Rf 1Mohm CL 10 35pF ...
Page 322: ...CORESIGHT S5PC100 USER S MANUAL REV1 0 3 2 4 Figure 3 2 2 S5PC100 Coresight Structure ...
Page 330: ...CORESIGHT S5PC100 USER S MANUAL REV1 0 3 2 12 Figure 3 2 7 ETB Block Diagram ...
Page 345: ...S5PC100 USER S MANUAL REV1 0 ASYNC BRIDGE 3 4 3 Figure 3 4 2 Asynchronous Bridge Components ...
Page 359: ...S5PC100 USER S MANUAL REV1 0 VECTORED INTERRUPT CONTROLLER 4 1 3 Figure 4 1 2 VIC Daisy Chain ...
Page 651: ...S5PC100 USER S MANUAL REV1 0 UART 8 1 27 Figure 8 1 10 UINTSP UINTP and UINTM block diagram ...
Page 652: ...UART S5PC100 USER S MANUAL REV1 0 8 1 28 NOTES ...
Page 743: ...S5PC100 USER S MANUAL REV1 0 MIPI HSI INTERFACE CONTROLLER 8 6 13 ...
Page 756: ...MIPI HSI INTERFACE CONTROLLER S5PC100 USER S MANUAL REV1 0 8 6 26 NOTES ...
Page 800: ...MIPI CSIS S5PC100 USER S MANUAL REV1 0 8 8 10 NOTES ...
Page 816: ...USB HOST CONTROLLER S5PC100 USER S MANUAL REV1 0 8 9 16 ...
Page 935: ...S5PC100 USER S MANUAL REV1 0 MODEM INTERFACE 8 11 13 NOTES ...
Page 1111: ...S5PC100 USER S MANUAL REV1 0 IMAGE ROTATOR 9 2 3 3 4 180 DEGREE ROTATION ...
Page 1112: ...IMAGE ROTATOR S5PC100 USER S MANUAL REV1 0 9 2 4 3 5 90 AND 270 DEGREE ROTATION ...
Page 1118: ...S5PC100 USER S MANUAL REV1 0 CAMERA INTERFACE 9 3 3 Figure 9 3 2 Camera Interface Overview ...
Page 1181: ...JPEG S5PC100 USER S MANUAL REV1 0 9 4 6 Figure 9 4 5 YCbCr4 2 2 Color Format ...
Page 1199: ...JPEG S5PC100 USER S MANUAL REV1 0 9 4 24 NOTES ...
Page 1245: ...3D ACCELERATOR S5PC100 USER S MANUAL REV1 0 9 6 18 ...
Page 1353: ...TVOUT VIDEO DAC S5PC100 USER S MANUAL REV1 0 9 7 32 ...
Page 1452: ...S5PC100 USER S MANUAL REV1 0 VIDEO PROCESSOR 9 8 43 NOTES ...
Page 1482: ...MIXER S5PC100 USER S MANUAL REV1 0 9 9 30 NOTES ...
Page 1664: ...S5PC100 USER S MANUAL REV1 0 I2S CONTROLLER 5 1CH 10 2 31 NOTES ...
Page 1701: ...AC97 CONTROLLER S5PC100 USER S MANUAL REV1 0 10 4 18 NOTES ...
Page 1731: ...SPDIF TRANSMITTER S5PC100 USER S MANUAL REV1 0 10 6 16 NOTES ...
Page 1744: ...S5PC100 USER S MANUAL REV1 0 ADC AND TOUCH SCREEN INTERFACE 10 7 13 NOTES ...
Page 1750: ...KEYPAD INTERFACE S5PC100 USER S MANUAL REV1 0 10 8 6 Figure 10 8 7 Keypad I F Block Diagram ...
Page 1755: ...S5PC100 USER S MANUAL REV1 0 KEYPAD INTERFACE 10 8 11 NOTES ...
Page 1779: ...SECURE DOMAIN MANAGER S5PC100 USER S MANUAL REV1 0 11 2 22 NOTES ...