
USB2.0 HS OTG
S5PC100 USER’S MANUAL (REV1.0)
8.10 -48
HPRT
Bit
Description
R/W
Reset
Value
PrtRst
[8]
Port Reset
If the application sets this bit, a reset sequence is started on this
port. The application must time the reset period and clear this
bit after the reset sequence is complete.
•
1'b0 : Port not in reset
•
1'b1 : Port in reset
The application must leave this bit set for at least a minimum
duration mentioned below to start a reset on the port. The
application can leave it set for another 10ms in addition to the
required minimum duration, before clearing the bit, even though
there is no maximum limit set by the USB standard.
•
High speed : 50 ms
•
Full speed/Low speed : 10ms
R/W 1'b0
prtSusp
[7]
Port Suspend
The application sets this bit to put this port in Suspend mode.
The core stops sending SOFs if this is set. To stop the PHY
clock, the application must set the Port Clock Stop bit, which
asserts the suspend input pin of the PHY.
The read value of this bit reflects the current suspend status of
the port. This bit is cleared by the core after a remote wakeup
signal is detected or the application sets the Port Reset bit or
Port Resume bit in this register or the Resume/Remote Wakeup
Detected Interrupt bit or Disconnect Detected Interrupt bit in the
Core Interrupt register.
•
1'b0 : Port not in Suspend mode
•
1'b1 : Port in Suspend mode
R_WS
_SC
1'b0
PrtRes
[6]
Port Resume
The application sets this bit to drive resume signaling on the
port. The core continues to drive the resume signal until the
application clears this bit. If the core detects a USB remote
wakeup sequence, as indicated by the Port Resume/ Remote
Wakeup Detected Interrupt bit of the Core Interrupt register, the
core starts driving resume signaling without application
intervention and clears this bit if it detects a disconnect
condition. The read value of this bit indicates whether the core
is currently driving resume signaling.
•
1'b0 : No resume driven
•
1'b1 : Resume driven
R_W_
SS_S
C
1'b0
PrtOvr
CurrChng
[5]
Port Overcurrent Change
The core sets this bit if the status of the Port Overcurrent Active
bit (bit 4) in this register changes.
R_SS_
WC
1'b0
PrtOvr
CurrAct
[4]
Port Overcurrent Active
Indicates the overcurrent condition of the port.
•
1'b0 : No overcurrent condition
•
1'b1 : Overcurrent condition
R 1'b0
Summary of Contents for S5PC100
Page 21: ...MEMORY MAP S5PC100 USER S MANUAL REV1 0 1 2 2 ...
Page 34: ...S5PC100 USER S MANUAL REV1 0 BALL MAP SIZE POP 1 1 9 1 4 MCP CONNECTION ...
Page 49: ...IROM CODE S5PC100 USER S MANUAL REV1 0 2 6 4 12 Mhz 300 0 Mhz 100 0 Mhz 79 5 Mhz 20 6 Mhz ...
Page 174: ...CLOCK CONTROLLER S5PC100 USER S MANUAL REV1 0 2 3 24 Rs 0ohm Rf 1Mohm CL 10 35pF ...
Page 322: ...CORESIGHT S5PC100 USER S MANUAL REV1 0 3 2 4 Figure 3 2 2 S5PC100 Coresight Structure ...
Page 330: ...CORESIGHT S5PC100 USER S MANUAL REV1 0 3 2 12 Figure 3 2 7 ETB Block Diagram ...
Page 345: ...S5PC100 USER S MANUAL REV1 0 ASYNC BRIDGE 3 4 3 Figure 3 4 2 Asynchronous Bridge Components ...
Page 359: ...S5PC100 USER S MANUAL REV1 0 VECTORED INTERRUPT CONTROLLER 4 1 3 Figure 4 1 2 VIC Daisy Chain ...
Page 651: ...S5PC100 USER S MANUAL REV1 0 UART 8 1 27 Figure 8 1 10 UINTSP UINTP and UINTM block diagram ...
Page 652: ...UART S5PC100 USER S MANUAL REV1 0 8 1 28 NOTES ...
Page 743: ...S5PC100 USER S MANUAL REV1 0 MIPI HSI INTERFACE CONTROLLER 8 6 13 ...
Page 756: ...MIPI HSI INTERFACE CONTROLLER S5PC100 USER S MANUAL REV1 0 8 6 26 NOTES ...
Page 800: ...MIPI CSIS S5PC100 USER S MANUAL REV1 0 8 8 10 NOTES ...
Page 816: ...USB HOST CONTROLLER S5PC100 USER S MANUAL REV1 0 8 9 16 ...
Page 935: ...S5PC100 USER S MANUAL REV1 0 MODEM INTERFACE 8 11 13 NOTES ...
Page 1111: ...S5PC100 USER S MANUAL REV1 0 IMAGE ROTATOR 9 2 3 3 4 180 DEGREE ROTATION ...
Page 1112: ...IMAGE ROTATOR S5PC100 USER S MANUAL REV1 0 9 2 4 3 5 90 AND 270 DEGREE ROTATION ...
Page 1118: ...S5PC100 USER S MANUAL REV1 0 CAMERA INTERFACE 9 3 3 Figure 9 3 2 Camera Interface Overview ...
Page 1181: ...JPEG S5PC100 USER S MANUAL REV1 0 9 4 6 Figure 9 4 5 YCbCr4 2 2 Color Format ...
Page 1199: ...JPEG S5PC100 USER S MANUAL REV1 0 9 4 24 NOTES ...
Page 1245: ...3D ACCELERATOR S5PC100 USER S MANUAL REV1 0 9 6 18 ...
Page 1353: ...TVOUT VIDEO DAC S5PC100 USER S MANUAL REV1 0 9 7 32 ...
Page 1452: ...S5PC100 USER S MANUAL REV1 0 VIDEO PROCESSOR 9 8 43 NOTES ...
Page 1482: ...MIXER S5PC100 USER S MANUAL REV1 0 9 9 30 NOTES ...
Page 1664: ...S5PC100 USER S MANUAL REV1 0 I2S CONTROLLER 5 1CH 10 2 31 NOTES ...
Page 1701: ...AC97 CONTROLLER S5PC100 USER S MANUAL REV1 0 10 4 18 NOTES ...
Page 1731: ...SPDIF TRANSMITTER S5PC100 USER S MANUAL REV1 0 10 6 16 NOTES ...
Page 1744: ...S5PC100 USER S MANUAL REV1 0 ADC AND TOUCH SCREEN INTERFACE 10 7 13 NOTES ...
Page 1750: ...KEYPAD INTERFACE S5PC100 USER S MANUAL REV1 0 10 8 6 Figure 10 8 7 Keypad I F Block Diagram ...
Page 1755: ...S5PC100 USER S MANUAL REV1 0 KEYPAD INTERFACE 10 8 11 NOTES ...
Page 1779: ...SECURE DOMAIN MANAGER S5PC100 USER S MANUAL REV1 0 11 2 22 NOTES ...