
Power Management
S5PC100 USER’S MANUAL (REV1.0)
2.4-14
Then PMU performs the following sequence to exit DEEP-STOP mode (TOP_LOGIC_ON = 1'b1).
1. Enables the OSC pads if disabled and wait for the OSC stabilization (around 1ms).
2. Enables the PLLs and wait for locking (300us).
3. Unmasks clock input to clock-on blocks.
4. Initiates DRAMs to exit self-refresh mode.
PMU performs the following sequence to exit DEEP-STOP mode (TOP_LOGIC_ON = 1'b0).
1. Enables the OSC pads if disabled and wait for the OSC stabilization (around 1ms).
2. Unmasks clock input to clock-on blocks
3. S/W sets system initialization including GPIO register setting since normal F/F lost information due to power-
gating.
4. S/W sets IO_RET_RELEASE bit of OTHERS register to 1’b1 to release retention for I/O pad.
5. S/W sets PLL initial setting (P/M/S value).
6. S/W sets to Enable the PLLs and wait for locking (about 300us).
7. S/W sets initialization configurations in LPCON (DRAM controller) to access to/from DRAM.
3.7 SLEEP MODE
In SLEEP mode, all power domains are powered down except for ALIVE and RTC, all PLLs are disabled, and the
oscillators (OSCs) except that for the RTC are selectively disabled. Since the external regulator becomes off using
control signal from S5PC100, you should consider waiting time for the regulator stabilization in the SLEEP mode
wake-up using PWR_STABLE register.
To enter SLEEP mode:
1. Set NORMAL_CFG[5] to 1’b0 so that Audio domain becomes power-off to prevent current leakage from
occurring in I2S0 related I/O pad (Xi2s0CDCLK, Xi2s0LRCK, Xi2s0SCLK, Xi2s0SDI, Xi2s0SDO[2:0]).
2. Check that BLK_PWR_STAT[5] becomes 1’b0 to confirm Audio domain is power-off.
3. Set CFG_STANDBYWFI field of PWR_CFG to 2'b11.
4. Set PMU_INT_DISABLE bit of OTHERS register to 1’b1 to prevent interrupts from occurring while entering
SLEEP mode.
5. Execute Wait For Interrupt instruction (WFI).
Then PMU performs the following sequence to enter SLEEP mode.
1. Completes all active bus transactions.
2. Completes all active memory controller transactions.
3. Initiates the external DRAM enter self-refresh mode (to preserve DRAM contents).
4. Power down all power domains except the already power-down domains
5. Disables all PLLs.
6. Selectively disables OSCs except 32.768kHz.
7. XPWRRGTON becomes low to power off external voltage regulator.
To exit SLEEP mode:
•
Various types of wakeup sources are used. Wakeup sources referred in Section 5 WAKEUP SOURCES.
Then PMU performs the following sequence to exit SLEEP mode.
Summary of Contents for S5PC100
Page 21: ...MEMORY MAP S5PC100 USER S MANUAL REV1 0 1 2 2 ...
Page 34: ...S5PC100 USER S MANUAL REV1 0 BALL MAP SIZE POP 1 1 9 1 4 MCP CONNECTION ...
Page 49: ...IROM CODE S5PC100 USER S MANUAL REV1 0 2 6 4 12 Mhz 300 0 Mhz 100 0 Mhz 79 5 Mhz 20 6 Mhz ...
Page 174: ...CLOCK CONTROLLER S5PC100 USER S MANUAL REV1 0 2 3 24 Rs 0ohm Rf 1Mohm CL 10 35pF ...
Page 322: ...CORESIGHT S5PC100 USER S MANUAL REV1 0 3 2 4 Figure 3 2 2 S5PC100 Coresight Structure ...
Page 330: ...CORESIGHT S5PC100 USER S MANUAL REV1 0 3 2 12 Figure 3 2 7 ETB Block Diagram ...
Page 345: ...S5PC100 USER S MANUAL REV1 0 ASYNC BRIDGE 3 4 3 Figure 3 4 2 Asynchronous Bridge Components ...
Page 359: ...S5PC100 USER S MANUAL REV1 0 VECTORED INTERRUPT CONTROLLER 4 1 3 Figure 4 1 2 VIC Daisy Chain ...
Page 651: ...S5PC100 USER S MANUAL REV1 0 UART 8 1 27 Figure 8 1 10 UINTSP UINTP and UINTM block diagram ...
Page 652: ...UART S5PC100 USER S MANUAL REV1 0 8 1 28 NOTES ...
Page 743: ...S5PC100 USER S MANUAL REV1 0 MIPI HSI INTERFACE CONTROLLER 8 6 13 ...
Page 756: ...MIPI HSI INTERFACE CONTROLLER S5PC100 USER S MANUAL REV1 0 8 6 26 NOTES ...
Page 800: ...MIPI CSIS S5PC100 USER S MANUAL REV1 0 8 8 10 NOTES ...
Page 816: ...USB HOST CONTROLLER S5PC100 USER S MANUAL REV1 0 8 9 16 ...
Page 935: ...S5PC100 USER S MANUAL REV1 0 MODEM INTERFACE 8 11 13 NOTES ...
Page 1111: ...S5PC100 USER S MANUAL REV1 0 IMAGE ROTATOR 9 2 3 3 4 180 DEGREE ROTATION ...
Page 1112: ...IMAGE ROTATOR S5PC100 USER S MANUAL REV1 0 9 2 4 3 5 90 AND 270 DEGREE ROTATION ...
Page 1118: ...S5PC100 USER S MANUAL REV1 0 CAMERA INTERFACE 9 3 3 Figure 9 3 2 Camera Interface Overview ...
Page 1181: ...JPEG S5PC100 USER S MANUAL REV1 0 9 4 6 Figure 9 4 5 YCbCr4 2 2 Color Format ...
Page 1199: ...JPEG S5PC100 USER S MANUAL REV1 0 9 4 24 NOTES ...
Page 1245: ...3D ACCELERATOR S5PC100 USER S MANUAL REV1 0 9 6 18 ...
Page 1353: ...TVOUT VIDEO DAC S5PC100 USER S MANUAL REV1 0 9 7 32 ...
Page 1452: ...S5PC100 USER S MANUAL REV1 0 VIDEO PROCESSOR 9 8 43 NOTES ...
Page 1482: ...MIXER S5PC100 USER S MANUAL REV1 0 9 9 30 NOTES ...
Page 1664: ...S5PC100 USER S MANUAL REV1 0 I2S CONTROLLER 5 1CH 10 2 31 NOTES ...
Page 1701: ...AC97 CONTROLLER S5PC100 USER S MANUAL REV1 0 10 4 18 NOTES ...
Page 1731: ...SPDIF TRANSMITTER S5PC100 USER S MANUAL REV1 0 10 6 16 NOTES ...
Page 1744: ...S5PC100 USER S MANUAL REV1 0 ADC AND TOUCH SCREEN INTERFACE 10 7 13 NOTES ...
Page 1750: ...KEYPAD INTERFACE S5PC100 USER S MANUAL REV1 0 10 8 6 Figure 10 8 7 Keypad I F Block Diagram ...
Page 1755: ...S5PC100 USER S MANUAL REV1 0 KEYPAD INTERFACE 10 8 11 NOTES ...
Page 1779: ...SECURE DOMAIN MANAGER S5PC100 USER S MANUAL REV1 0 11 2 22 NOTES ...