GD32F20x User Manual
19
PTP subsecond increment register (ENET_PTP_SSINC)
................................................... 856
PTP time stamp high register (ENET_PTP_TSH)
................................................................. 857
PTP time stamp low register (ENET_PTP_TSL)
................................................................... 857
PTP time stamp update high register (ENET_PTP_TSUH)
................................................. 858
PTP time stamp update low register (ENET_PTP_TSUL)
................................................... 858
PTP time stamp addend register (ENET_PTP_TSADDEND)
............................................. 859
PTP expected time high register (ENET_PTP_ETH)
............................................................ 859
PTP expected time low register (ENET_PTP_ETL)
.............................................................. 860
DMA bus control register (ENET_DMA_BCTL)
..................................................................... 860
DMA transmit poll enable register (ENET_DMA_TPEN)
...................................................... 862
DMA receive poll enable register (ENET_DMA_RPEN)
....................................................... 862
DMA receive descriptor table address register (ENET_DMA_RDTADDR)
DMA transmit descriptor table address register (ENET_DMA_TDTADDR)
DMA status register (ENET_DMA_STAT)
............................................................................... 864
DMA control register (ENET_DMA_CTL)
................................................................................ 867
DMA interrupt enable register (ENET_DMA_INTEN)
........................................................... 870
DMA missed frame and buffer overflow counter register (ENET_DMA_MFBOCNT)
DMA current transmit descriptor address register (ENET_DMA_CTDADDR)
DMA current receive descriptor address register (ENET_DMA_CRDADDR)
DMA current transmit buffer address register (ENET_DMA_CTBADDR)
.......................... 874
DMA current receive buffer address register (ENET_DMA_CRBADDR)
........................... 874
Universal serial bus full-speed interface (USBFS)
.......................................... 875
USBFS clocks and working modes
.............................................................................................. 876
Global control and status registers
............................................................................................... 891
Host control and status registers
Device control and status registers
.............................................................................................. 924
Power and clock control register (USBFS_PWRCLKCTL)
....................................................... 947
Summary of Contents for GD32F20 Series
Page 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Page 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Page 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Page 385: ...GD32F20x User Manual 385 ...
Page 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...