
GD32F20x User Manual
242
1: Enable Memory to Memory mode
This bit can not be written when CHEN is ‘1’.
13:12
PRIO[1:0]
Priority level
Software set and cleared
00: Low
01: Medium
10: High
11: Ultra high
These
bits can not be written when CHEN is ‘1’.
11:10
MWIDTH[1:0]
Transfer data size of memory
Software set and cleared
00: 8-bit
01: 16-bit
10: 32-bit
11: Reserved
These bits can not be written when CHEN is ‘1’.
9:8
PWIDTH[1:0]
Transfer data size of peripheral
Software set and cleared
00: 8-bit
01: 16-bit
10: 32-bit
11: Reserved
These bits can not be written when CHEN is
‘1’.
7
MNAGA
Next address generation algorithm of memory
Software set and cleared
0: Fixed address mode
1: Increasing address mode
This bit can not be written when CHEN is ‘1’.
6
PNAGA
Next address generation algorithm of peripheral
Software set and cleared
0: Fixed address mode
1: Increasing address mode
This bit can not be written when CHEN is ‘1’.
5
CMEN
Circular mode enable
Software set and cleared
0: Disable circular mode
1: Enable circular mode
This bit can not be written when CHEN is ‘1’.
4
DIR
Transfer direction
Software set and cleared
0: Read from peripheral and write to memory
Summary of Contents for GD32F20 Series
Page 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Page 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Page 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Page 385: ...GD32F20x User Manual 385 ...
Page 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...