GD32F20x User Manual
733
……
0xFE: COMSET = 255 * HCLK
0xFF: COMSET = 256 * HCLK
NAND flash/PC card attribute space timing configuration registers
(EXMC_NPATCFGx) (x=1, 2, 3)
Address offset: 0x4C + 0x20 * x, (x = 1, 2, and 3)
Reset value: 0xFFFF FFFF
It is used for 8-bit accesses to the attribute memory space of the PC Card or to access the
NAND Flash for the last address write access if another timing must be applied.
This register has to be accessed by word(32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
ATTHIZ[7:0]
ATTHLD[7:0]
rw
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
ATTWAIT[7:0]
ATTSET[7:0]
rw
rw
Bits
Fields
Description
31:24
ATTHIZ[7:0]
Attribute memory data bus HiZ time
The bits are defined as time of bus keep high impedance state after writing the
data.
0x00: ATTHIZ = 1 * HCLK
…...
0xFE: ATTHIZ = 255 * HCLK
0xFF: ATTHIZ = 256 * HCLK
23:16
ATTHLD[7:0]
Attribute memory hold time
After sending the address, the bits are defined as the address hold time. In
write operation, they are also defined as the data signal hold time.
0x00: Reserved
0x01: ATTHLD = 1 * HCLK
……
0xFE: ATTHLD = 254 * HCLK
0xFF: ATTHLD = 255 * HCLK
15:8
ATTWAIT[7:0]
Attribute memory wait time
Define the minimum time to maintain command
0x00: Reserved
0x01: ATTWAIT = 2 * HCLK (+NWAIT active cycles)
……
0xFE: ATTWAIT = 255 * HCLK (+NWAIT active cycles)
Summary of Contents for GD32F20 Series
Page 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Page 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Page 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Page 385: ...GD32F20x User Manual 385 ...
Page 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...