![GigaDevice Semiconductor GD32F20 Series User Manual Download Page 784](http://html.mh-extra.com/html/gigadevice-semiconductor/gd32f20-series/gd32f20-series_user-manual_2225801784.webp)
GD32F20x User Manual
784
MAC signals
Pin
Pin configuration
MII
default
MII
remap
RMII
default
RMII
remap
ETH_MDIO
PA2
AF output push-pull
highspeed (50 MHz)
MDIO
MDIO
ETH_MII_COL
PA3
Floating input
(reset state)
COL
ETH_MII_RX_DV
ETH_RMII_CRS_DV
PA7
Floating input
(reset state)
RX_DV
CRS_DV
ETH_MII_RXD0
ETH_RMII_RXD0
PC4
Floating input
(reset state)
RXD0
RXD0
ETH_MII_RXD1
ETH_RMII_RXD1
PC5
Floating input
(reset state)
RXD1
RXD1
ETH_MII_RXD2
PB0
Floating input
(reset state)
RXD2
ETH_MII_RXD3
PB1
Floating input
(reset state)
RXD3
ETH_PPS_OUT
PB5
AF output push-pull
highspeed (50 MHz)
PPS_OUT
PPS_OUT
ETH_MII_TXD3
PB8
AF output push-pull
highspeed (50 MHz)
TXD3
ETH_MII_RX_ER
PB10
Floating input
(reset state)
RX_ER
ETH_MII_TX_EN
ETH_RMII_TX_EN
PB11
AF output push-pull
highspeed (50 MHz)
TX_EN
TX_EN
ETH_MII_TXD0
ETH_RMII_TXD0
PB12
AF output push-pull
highspeed (50 MHz)
TXD0
TXD0
ETH_MII_TXD1
ETH_RMII_TXD1
PB13
AF output push-pull
highspeed (50 MHz)
TXD1
TXD1
ETH_RMII_CRS_DV
PD8
Floating input
(reset state)
RX_DV
CRS_DV
ETH_MII_RXD0
ETH_RMII_RXD0
PD9
Floating input
(reset state)
RXD0
RXD0
ETH_MII_RXD1
ETH_RMII_RXD1
PD10
Floating input
(reset state)
RXD1
RXD1
ETH_MII_RXD2
PD11
Floating input
(reset state)
RXD2
ETH_MII_RXD3
PD12
Floating input
(reset state)
RXD3
Summary of Contents for GD32F20 Series
Page 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Page 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Page 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Page 385: ...GD32F20x User Manual 385 ...
Page 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...