GD32F20x User Manual
834
1 slot time is equal to 512 bit times. This delay time (dt) is a random integer number
calculated by following formula : 0
≤
dt <2
k
0x0: k = min (n, 10)
0x1: k = min (n, 8)
0x2: k = min (n, 4)
0x3: k = min (n, 1),
n = number of times for retransmission attempt
Note:
This bit is valid only in Half-duplex mode
4
DFC
Deferral check bit
0: The deferral check function is disabled. MAC defers sending until the CRS goes
inactive.
1: The deferral check function is enabled in the MAC. If deferred more than 24288
bit times, excessive deferral error occurs and MAC abort transmitting frame. If CRS
signal active during deferral time running, the deferral time will reset and restart.
Note:
This bit is valid only in Half-duplex mode
3
TEN
Transmitter enable bit
0:The MAC transmit function is disabled after finish the transmission of the current
frame, and no frames to be transmitted anymore
1: The transmit function of the MAC is enabled for transmission
2
REN
Receiver enable bit
0: The MAC reception function is disabled after finish the reception of the current
frame, and no frames will be received anymore.
1: The MAC reception function is enabled for receiving frames
1:0
Reserved
Must be kept at reset value
27.4.2.
MAC frame filter register (ENET_MAC_FRMF)
Address offset: 0x0004
Reset value: 0x0000 0000
This register configures the filtering method for receiving frames
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
FAR
Reserved
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
HPFLT
SAFLT
SAIFLT
PCFRM[1:0]
BFRMD
MFD
DAIFLT
HMF
HUF
PM
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
Bits
Fields
Descriptions
31
FAR
Frames all receive bit
This bit controls the receive filter function.
Summary of Contents for GD32F20 Series
Page 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Page 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Page 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Page 385: ...GD32F20x User Manual 385 ...
Page 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...