![GigaDevice Semiconductor GD32F20 Series User Manual Download Page 849](http://html.mh-extra.com/html/gigadevice-semiconductor/gd32f20-series/gd32f20-series_user-manual_2225801849.webp)
GD32F20x User Manual
849
MB[0]: ENET_MAC_ADDR3L [7:0]
23:16
Reserved
Must be kept at reset value
15:0
ADDR3H[15:0]
MAC address3 high 16-bit
This field contains the high 16-bit (bit 47 to 32) of the 6-byte MAC address3
27.4.21.
MAC address 3 low register (ENET_MAC_ADDR3L)
Address offset: 0x005C
Reset value: 0xFFFF FFFF
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
ADDR3L[31:16]
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
ADDR3L[15:0]
rw
Bits
Fields
Descriptions
31:0
ADDR3L[31:0]
MAC address3 low 32-bit
This field contains the low 32-bit of the 6-byte MAC address3
27.4.22.
MSC control register (ENET_MSC_CTL)
Address offset: 0x0100
Reset value: 0x0000 0000
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
MCFZ
RTOR
CTSR
CTR
rw
rw
rw
rw
Bits
Fields
Descriptions
31:4
Reserved
Must be kept at reset value
3
MCFZ
MSC counter freeze bit
0: MSC counters are not frozen
1: Freezes all the MSC counters to their current value. RTOR bit can work on this
frozen state.
2
RTOR
Reset on read bit
0: The MSC counters are not reset after reading MSC counter
Summary of Contents for GD32F20 Series
Page 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Page 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Page 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Page 385: ...GD32F20x User Manual 385 ...
Page 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...