GD32F20x User Manual
226
...
0x1F: Only bits [0] of the last data written to HAU_DI after data swapping are valid.
Note: this bits must be configured before setting the CALEN bit.
11.6.4.
HAU data output register (HAU_DO0..7)
Reset value: 0x0000 0000
This register has to be accessed by word (32-bit)
The data output registers are read only registers. They are used to receive results from the
output FIFO. And they are reset by the START bit. Any read access when calculating will be
extended until the calculation is completed.
In SHA-1 mode,
HAU_DO0…4 are used
In MD5 mode,
HAU_DO0…3 are used
In SHA-224 mode,
HAU_DO0…6 are used
In SHA-256 mode,
HAU_DO0…7 are used
HAU_DO0
Address offset: 0x0C and 0x310
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
DO0[31:16]
r
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
DO0[15:0]
r
HAU_DO1
Address offset: 0x10 and 0x314
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
DO1[31:16]
r
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
DO1[15:0]
r
HAU_DO2
Address offset: 0x14 and 0x318
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
DO2[31:16]
r
Summary of Contents for GD32F20 Series
Page 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Page 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Page 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Page 385: ...GD32F20x User Manual 385 ...
Page 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...