![GigaDevice Semiconductor GD32F20 Series User Manual Download Page 236](http://html.mh-extra.com/html/gigadevice-semiconductor/gd32f20-series/gd32f20-series_user-manual_2225801236.webp)
GD32F20x User Manual
236
Transfer error
ERRIF
ERRIFC
ERRIE
The DMA interrupt logic is shown in the
Figure 12-3. DMA interrupt logic
, an interrupt can
be produced when any type of interrupt event occurs and enabled on the channel.
Figure 12-3. DMA interrupt logic
and
and
and
or
FTFIFx
FTFIEx
HTFIFx
HTFIEx
ERRIFx
ERRIEx
CHxINTF
Note:
“x” indicates channel number (x=0…6).
12.4.9.
DMA request mapping
Several requests from peripherals may be mapped to one DMA channel. They are logically
ORed before entering the DMA. For details, see the following
and
Figure 12-5. DMA1 request mapping
. The request of each peripheral can be
independently enabled or disabled by programming the registers of the corresponding
peripheral. The user has to ensure that only one request is enabled at a time on one channel.
Table 12-4. DMA0 requests for each channel
lists the support request from peripheral for
each channel of DMA0, and
Table 12-5. DMA1 requests for each channel
lists the support
Summary of Contents for GD32F20 Series
Page 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Page 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Page 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Page 385: ...GD32F20x User Manual 385 ...
Page 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...