GD32F20x User Manual
731
NAND flash/PC card interrupt enable registers (EXMC_NPINTENx) (x=1, 2, 3)
Address offset: 0x44 + 0x20 * x, (x = 1, 2, and 3)
Reset value: 0x0000 0042 for bank1 and bank2, and 0x0000 0043 for bank3
This register has to be accessed by word(32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
FFEPT
INTFEN
INTHEN
INTREN
INTFS
INTHS
INTRS
r
rw
rw
rw
rw
rw
rw
Bits
Fields
Description
31:7
Reserved
Must be kept at reset value.
6
FFEPT
FIFO empty flag
0: FIFO is not empty.
1: FIFO is empty.
5
INTFEN
Interrupt falling edge detection enable
0: Disable interrupt falling edge detection
1: Enable interrupt falling edge detection
4
INTHEN
Interrupt high-level detection enable
0: Disable interrupt high-level detection
1: Enable interrupt high-level detection
3
INTREN
Interrupt rising edge detection enable bit
0: Disable interrupt rising edge detection
1: Enable interrupt rising edge detection
2
INTFS
Interrupt falling edge status
0: Not detect interrupt falling edge
1: Detect interrupt falling edge
1
INTHS
Interrupt high-level status
0: Not detect interrupt high-level
1: Detect interrupt high-level
0
INTRS
Interrupt rising edge status
0: Not detect interrupt rising edge
1: Detect interrupt rising edge
Summary of Contents for GD32F20 Series
Page 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Page 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Page 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Page 385: ...GD32F20x User Manual 385 ...
Page 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...