GD32F20x User Manual
742
1: A refresh error occurred. An interrupt is generated when REIE = 1.
SDRAM read sample control register (EXMC_SDRSCTL)
Address offset: 0x180
Reset value: 0x0000 0000
This register has to be accessed by word(32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
SDSC[3:0]
Reserved
SSCR
RSEN
rw
rw
rw
Bits
Fields
Descriptions
31:8
Reserved
Must be kept at reset value
7:4
SDSC[3:0]
Select the delayed sample clock of read data
0x0: Select the clock after 0 delay cell
0x1: Select the clock after 1 delay cell
……
0xF: Select the clock after 15 delay cell
3:2
Reserved
Must be kept at reset value
1
SSCR
Select sample cycle of read data
0: add 0 extra HCLK cycle to the read data sample clock besides the delay chain
1: add 1 extra HCLK cycle to the read data sample clock besides the delay chain
0
RSEN
Read sample enable
0: Read sample disabled
1: Read sample enabled
25.4.4.
SQPI-PSRAM controller registers
SPI initialization register (EXMC_SINIT)
Offset address: 0x310
Reset Value: 0x1801 0000
This register has to be accessed by word (32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Summary of Contents for GD32F20 Series
Page 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Page 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Page 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Page 385: ...GD32F20x User Manual 385 ...
Page 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...