![GigaDevice Semiconductor GD32F20 Series User Manual Download Page 735](http://html.mh-extra.com/html/gigadevice-semiconductor/gd32f20-series/gd32f20-series_user-manual_2225801735.webp)
GD32F20x User Manual
735
7:0
IOSET[7:0]
IO space setup time
Define the time to build address before sending command
0x00: IOSET = 1 * HCLK
……
0xFF: IOSET = 256 * HCLK
NAND flash ECC registers (EXMC_NECCx) (x=1, 2)
Address offset: 0x54+0x20 * x
Reset value: 0x0000 0000
This register has to be accessed by word (32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
ECC[31:16]
r
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
ECC[15:0]
r
Bits
Fields
Description
31:0
ECC[31:0]
ECC result
ECCSZ[2:0]
NAND Flash page size
ECC bits
0b000
256
ECC[21:0]
0b001
512
ECC[23:0]
0b010
1024
ECC[25:0]
0b011
2048
ECC[27:0]
0b100
4096
ECC[29:0]
0b101
8192
ECC[31:0]
25.4.3.
SDRAM controller registers
SDRAM control registers (EXMC_SDCTLx) (x=0, 1)
Address offset: 0x140 + 0x04 * x, (x = 0, 1)
Reset value: 0x0000 02D0
This register has to be accessed by word(32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
Summary of Contents for GD32F20 Series
Page 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Page 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Page 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Page 385: ...GD32F20x User Manual 385 ...
Page 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...