GD32F20x User Manual
825
6
LCO
Late collision bit
This bit indicates a collision occurs after 64 bytes have been received
This bit only valid in Half-duplex mode.
0: No late collision occurred
1: Late collision has occurred
5
FRMT
Frame type bit
This bit is not valid for Runt frames less than 14 bytes.
0: The received frame is an IEEE802.3 frame
1: The receive frame is an Ethernet-type frame (the LT field is greater than or equal
to 0x0600)
4
RWDT
Receive watchdog timeout bit
When WDD=0, this bit indicates a frame with more than 2048 bytes was detected.
When WDD=1, this bit indicates a frame with more than 16384 bytes was detected.
0: No receive watchdog timeout occurred
1: Watchdog timer overflowed during receiving and current frame is only a part of
frame.
3
RERR
Receive error bit
This bit indicates the interface signal RX_ER asserted when RX_DV signal is active
during frame receiving process.
0: No receive error occurred
1: Receive error occurred
2
DBERR
Dribble bit error bit
This bit is valid only in MII interface mode and indicates there is an incomplete byte
(odd cycles during reception) received.
0: No dribble bit error occurred
1: Dribble bit error occurred
1
CERR
CRC error bit
This bit is valid only when the LDES (RDES0[8]) is set and indicates FCS field in
received frame is mismatch with the calculation result of the hardware
0: No CRC error occurred
1: A CRC error occurred
0
PCERR
Payload checksum error bit
0: No payload checksum error occurred
1: The TCP, UDP or ICMP checksum the core calculated does not match the
received encapsulated TCP, UDP or ICMP segment’s Checksum field or when the
received number of payload bytes does not match the value indicated in the Length
field of the encapsulated IPv4 or IPv6 datagram in the received Ethernet frame.
The following table shows the combination meaning for bit 7, 5, and 0 in RDES0:
Table 27-6. Error status decoding in RDES0, only used for normal descriptor
Summary of Contents for GD32F20 Series
Page 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Page 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Page 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Page 385: ...GD32F20x User Manual 385 ...
Page 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...