![GigaDevice Semiconductor GD32F20 Series User Manual Download Page 22](http://html.mh-extra.com/html/gigadevice-semiconductor/gd32f20-series/gd32f20-series_user-manual_2225801022.webp)
GD32F20x User Manual
22
Figure 18-16. Complementary output with dead-time insertion
............................................................ 345
Figure 18-17. Output behavior in response to a break (The break high active)
.................................. 346
Figure 18-18. Example of counter operation in encoder interface mode
............................................. 347
Figure 18-19. Example of encoder interface mode with CI0FE0 polarity inverted
............................. 347
Figure 18-20. Hall sensor is used to BLDC motor
.................................................................................... 348
Figure 18-21. Hall sensor timing between two timers
............................................................................. 349
Figure 18-25. Single pulse mode, TIMERx_CHxCV = 0x04, TIMERx_CAR=0x60
................................ 352
Figure 18-26. Timer0 master/slave mode timer example
........................................................................ 353
Figure 18-27. Triggering TIMER0 with enable signal of TIMER2
............................................................ 354
Figure 18-28. Triggering TIMER0 with update signal of TIMER2
........................................................... 355
Figure 18-29. Pause TIMER0 with enable signal of TIMER2
................................................................... 356
Figure 18-30. Pause TIMER0 with O0CPREF signal of Timer2
............................................................... 356
31. Triggering TIMER0 and TIMER2 with TIMER2’s CI0 input
.............................................. 357
Figure 18-32. General Level 0 timer block diagram
................................................................................. 387
Figure 18-33. Normal mode, internal clock divided by 1
......................................................................... 388
Figure 18-34. Counter timing diagram with prescaler division change from 1 to 2
........................... 389
Figure 18-35. Up-counter timechart, PSC=0/1
........................................................................................... 390
Figure 18-36. Up-counter timechart, change TIMERx_CAR on the go.
................................................ 391
Figure 18-37. Down-counter timechart, PSC=0/1
...................................................................................... 392
Figure 18-38. Down-counter timechart, change TIMERx_CAR on the go.
........................................... 392
Figure 18-39. Center-aligned counter timechart
....................................................................................... 394
Figure 18-40. Input capture logic
Figure 18-41. Output-compare under three modes
.................................................................................. 397
Figure 18-44. Example of counter operation in encoder interface mode
............................................. 400
Figure 18-45. Example of encoder interface mode with CI0FE0 polarity inverted
............................. 400
Figure 18-49. Single pulse mode TIMERx_CHxCV = 0x04 TIMERx_CAR=0x60
.................................. 403
Figure 18-50. General level1 timer block diagram
.................................................................................... 427
Figure 18-51. Normal mode, internal clock divided by 1
......................................................................... 428
Figure 18-52. Counter timing diagram with prescaler division change from 1 to 2
........................... 429
Figure 18-53. Up-counter timechart, PSC=0/1
........................................................................................... 430
Figure 18-54. Up-counter timechart, change TIMERx_CAR on the go.
................................................ 430
Figure 18-55. Down-counter timechart, PSC=0/1
...................................................................................... 431
Figure 18-56. Down-counter timechart, change TIMERx_CAR on the go
............................................ 432
Figure 18-57. Center-aligned counter timechart
....................................................................................... 433
Summary of Contents for GD32F20 Series
Page 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Page 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Page 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Page 385: ...GD32F20x User Manual 385 ...
Page 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...