GD32F20x User Manual
591
Bits
Fields
Descriptions
31:5
Reserved
Must keep the reset value
4
ELIF
End of Line Interrupt Flag
3
VSIF
Vsync Interrupt Flag
2
ESEIF
Embedded Synchronous Error Interrupt Flag
1
OVRIF
FIFO Overrun Interrupt Flag
0
EFIF
End of Frame Interrupt Flag
22.7.6.
Interrupt flag clear register (DCI_INTC)
Address offset: 0x14
Reset value: 0x0000 0000
This register has to be accessed by word (32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
ELFC
VSFC
ESEFC
OVRFC
EFFC
w
w
w
w
w
Bits
Fields
Descriptions
31:5
Reserved
Must keep the reset value
4
ELFC
End of Line Flag Clear
Write 1 to clear end of line flag
3
VSFC
Vsync flag clear
Write 1 to clear vsync flag
2
ESEFC
Clear embedded synchronous Error Flag
Write 1 to clear Embedded Synchronous Error Flag
1
OVRFC
Clear FIFO Overrun Flag
Write 1 to clear FIFO Overrun flag
0
EFFC
Clear End of Frame Flag
Write 1 to clear end of frame flag
22.7.7.
Synchronization codes register (DCI_SC)
Address offset: 0x18
Reset value: 0x0000 0000
Summary of Contents for GD32F20 Series
Page 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Page 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Page 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Page 385: ...GD32F20x User Manual 385 ...
Page 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...