GD32F20x User Manual
725
25.4.
Register definition
EXMC start address: 0x6000 0000
25.4.1.
NOR/PSRAM controller registers
The peripheral registers have to be accessed by words (32-bit).
SRAM/NOR flash control registers (EXMC_SNCTLx) (x=0, 1, 2, 3)
Address offset: 0x00 + 8 * x, (x = 0, 1, 2, and 3)
Reset value: 0x0000 30DA
This register has to be accessed by word (32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
SYNC
WR
Reserved
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
ASYNC
WAIT
EXMO
DEN
NRWT
EN
WREN
NRWT
CFG
WRAPEN
NRWT
POL
SBR
STEN
Reserved
NR
EN
NRW[1:0]
NRTP[1:0]
NR
MUX
NRBK
EN
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
Bits
Fields
Descriptions
31:20
Reserved
Must be kept at reset value.
19
SYNCWR
Synchronous write
0: Asynchronous write
1: Synchronous write
18:16
Reserved
Must be kept at reset value.
15
ASYNCWAIT
Asynchronous wait
0: Disable the asynchronous wait feature
1: Enable the asynchronous wait feature
14
EXMODEN
Extended mode enable
0: Disable extended mode
1: Enable extended mode
13
NRWTEN
NWAIT signal enable
For Flash memory access in burst mode, this bit enables/disables wait-state
insertion via the NWAIT signal:
0: Disable NWAIT signal
1: Enable NWAIT signal
Summary of Contents for GD32F20 Series
Page 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Page 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Page 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Page 385: ...GD32F20x User Manual 385 ...
Page 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...