![GigaDevice Semiconductor GD32F20 Series User Manual Download Page 930](http://html.mh-extra.com/html/gigadevice-semiconductor/gd32f20-series/gd32f20-series_user-manual_2225801930.webp)
GD32F20x User Manual
930
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Rese
rve
d
OE
P
IT
B
[3
:0
]
r
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Rese
rve
d
IE
P
IT
B
[3
:0
]
r
Bits
Fields
Descriptions
31:20
Reserved
Must be kept at reset value.
19:16
OEPITB[3:0]
Device all OUT endpoint interrupt bits
Each bit represents an OUT endpoint:
Bit 16 for OUT endpoint 0, bit 19 for OUT endpoint 3.
15:4
Reserved
Must be kept at reset value
3:0
IEPITB[3:0]
Device all IN endpoint interrupt bits
Each bit represents an IN endpoint:
Bit 0 for IN endpoint 0, bit 3 for IN endpoint 3.
Device all endpoints interrupt enable register (USBFS_DAEPINTEN)
Address offset: 0x081C
Reset value: 0x0000 0000
This register can be used by software to enable or
disable an endpoint’s interrupt. Only when
the endpoint whose corresponding bit in this register is set, it is able to trigger the endpoint
interrupt flag OEPIF or IEPIF in USBFS_GINTF register.
This register has to be accessed by word (32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Rese
rve
d
OE
P
IE
[3
:0
]
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Rese
rve
d
IE
P
IE
[3
:0
]
Summary of Contents for GD32F20 Series
Page 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Page 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Page 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Page 385: ...GD32F20x User Manual 385 ...
Page 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...