GD32F20x User Manual
697
EXMC_NE[x] falling edge
15-8
DSET
Depends on memory and user
7-4
AHLD
0x0
3-0
ASET
Depends on memory and user
EXMC_SNWTCFGx
31-30
Reserved
0x0
29-28
WASYNCMOD
Mode C:0x2
27-24
DLAT
0x0
23-20
CKDIV
0x0
19-16
Reserved
0x0
15-8
WDSET
Depends on memory and user
7-4
WAHLD
0x0
3-0
WASET
Depends on memory and user
Mode D - Asynchronous access with extended address
Figure 25-16. Mode D read access
Address
(EXMC_A[25:0])
Address Valid
(EXMC_NADV)
Chip Enable
(EXMC_NEx)
Output Enable
(EXMC_NOE)
Write Enable
(EXMC_NWE)
Data
(EXMC_D[15:0])
Memory Output
Address Setup Time
(ASET HCLK)
Data Setup Time
(DSET HCLK)
Address Hold Time
(AHLD HCLK)
Figure 25-17. Mode D write access
Address
(EXMC_A[25:0])
Address Valid
(EXMC_NADV)
Chip Enable
(EXMC_NEx)
Output Enable
(EXMC_NOE)
Write Enable
(EXMC_NWE)
Data
(EXMC_D[15:0])
Address Setup Time
(WASET HCLK)
Data Setup Time
(WDSET HCLK)
EXMC Output
1 HCLK
Address Hold Time
(WAHLD HCLK)
Table 25-12. Mode D related registers configuration
EXMC_SNCTLx
Summary of Contents for GD32F20 Series
Page 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Page 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Page 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Page 385: ...GD32F20x User Manual 385 ...
Page 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...