GD32F20x User Manual
116
1: Enabled HAU clock
4
CAUEN
CAU clock enable
This bit is set and reset by software.
0: Disabled CAU clock
1: Enabled CAU clock
3:1
Reserved
Must be kept at reset value
0
DCIEN
DCI clock enable
This bit is set and reset by software.
0: Disabled DCI clock
1: Enabled DCI clock
5.3.15.
APB2 additional enable register (RCU_ADDAPB2EN)
Address offset: 0x64
Reset value: 0x0000 0000
This register can be accessed by byte(8-bit),half-word(16-bit) and word(32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
PIEN
PHEN
Reserved
TLIEN
Reserved USART5EN
Reserved
rw
rw
rw
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
Bits
Fields
Descriptions
31
PIEN
GPIO port I clock enable
This bit is set and reset by software.
0: Disabled GPIO port I clock
1: Enabled GPIO port I clock
30
PHEN
GPIO port H clock enable
This bit is set and reset by software.
0: Disabled GPIO port H clock
1: Enabled GPIO port H clock
29:27
Reserved
Must be kept at reset value
26
TLIEN
TLI clock enable
This bit is set and reset by software.
0: Disabled TLI clock
1: Enabled TLI clock
25
Reserved
Must be kept at reset value
Summary of Contents for GD32F20 Series
Page 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Page 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Page 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Page 385: ...GD32F20x User Manual 385 ...
Page 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...