![GigaDevice Semiconductor GD32F20 Series User Manual Download Page 698](http://html.mh-extra.com/html/gigadevice-semiconductor/gd32f20-series/gd32f20-series_user-manual_2225801698.webp)
GD32F20x User Manual
698
Bit Position
Bit Name
Reference Setting Value
31-20
Reserved
0x000
19
SYNCWR
0x0
18-16
Reserved
0x0
15
ASYNCWTEN
Depends on memory
14
EXMODEN
0x1
13
NRWTEN
0x0
12
WEN
Depends on user
11
NRWTCFG
No effect
10
WRAPEN
0x0
9
NRWTPOL
Meaningful only when the bit 15 is set to 1
8
SBRSTEN
0x0
7
Reserved
0x1
6
NREN
Depends on memory
5-4
NRW
Depends on memory
3-2
NRTP
Depends on memory
1
NRMUX
0x0
0
NRBKEN
0x1
EXMC_SNTCFGx
31-30
Reserved
0x0
29-28
ASYNCMOD
Mode D:0x3
27-24
DLAT
Don’t care
23-20
CKDIV
No effect
19-16
BUSLAT
Time between EXMC_NE[x] rising edge to
EXMC_NE[x] falling edge
15-8
DSET
Depends on memory and user
7-4
AHLD
Depends on memory and user
3-0
ASET
Depends on memory and user
EXMC_SNWTCFGx
31-30
Reserved
0x0
29-28
WASYNCMOD
Mode D:0x3
27-24
DLAT
Don’t care
23-20
CKDIV
No effect
19-16
Reserved
0x0
15-8
WDSET
Depends on memory and user
7-4
WAHLD
Depends on memory and user
3-0
WASET
Depends on memory and user
Mode M - NOR Flash address / data bus multiplexing
Summary of Contents for GD32F20 Series
Page 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Page 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Page 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Page 385: ...GD32F20x User Manual 385 ...
Page 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...