![GigaDevice Semiconductor GD32F20 Series User Manual Download Page 874](http://html.mh-extra.com/html/gigadevice-semiconductor/gd32f20-series/gd32f20-series_user-manual_2225801874.webp)
GD32F20x User Manual
874
Bits
Fields
Descriptions
31:0
RDAP[31:0]
Receive descriptor address pointer bits
These bits are automatically updated by RxDMA controller during operation.
27.4.53.
DMA current transmit buffer address register (ENET_DMA_CTBADDR)
Address offset: 0x1050
Reset value: 0x0000 0000
This register points to the current transmit buffer address being read by the TxDMA controller.
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
TBAP[31:16]
r
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
TBAP[15:0]
r
Bits
Fields
Descriptions
31:0
TBAP[31:0]
Transmit buffer address pointer bits
These bits are automatically updated by TxDMA controller during operation.
27.4.54.
DMA current receive buffer address register (ENET_DMA_CRBADDR)
Address offset: 0x1054
Reset value: 0x0000 0000
This register points to the current receive buffer address being read by the RxDMA controller.
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
RBAP[31:16]
r
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
RBAP[15:0]
r
Bits
Fields
Descriptions
31:0
RBAP[31:0]
Receive buffer address pointer bits
These bits are automatically updated by RxDMA controller during operation.
Summary of Contents for GD32F20 Series
Page 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Page 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Page 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Page 385: ...GD32F20x User Manual 385 ...
Page 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...