GD32F20x User Manual
851
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
TGF
Reserved
rc_r
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
TGFMSC
TGFSC
Reserved
rc_r
rc_r
Bits
Fields
Descriptions
31:22
Reserved
Must be kept at reset value
21
TGF
Transmitted good frames bit
0: Good frame transmitted counter is less than half of the maximum value
1: Good frame transmitted counter reaches half of the maximum value
20:16
Reserved
Must be kept at reset value
15
TGFMSC
Transmitted good frames more single collision bit
0: Good frame after more than a single collision transmitted counter is less than half
of the maximum value
1:Good frame after more than a single collision transmitted counter reaches half of
the maximum value
14
TGFSC
Transmitted good frames single collision bit
0: Good frame after a single collision transmitted counter is less than half of the
maximum value
1: Good frame after a single collision transmitted counter reaches half of the
maximum value
13:0
Reserved
Must be kept at reset value
27.4.25.
MSC receive interrupt mask register (ENET_MSC_RINTMSK)
Address offset: 0x010C
Reset value: 0x0000 0000
The Ethernet MSC receive interrupt mask register maintains the masks for interrupts
generated when receive statistic counters reach half their maximum value
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
RGUFIM Reserved
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
RFAEIM RFCEIM
Reserved
rw
rw
Bits
Fields
Descriptions
Summary of Contents for GD32F20 Series
Page 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Page 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Page 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Page 385: ...GD32F20x User Manual 385 ...
Page 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...