GD32F20x User Manual
693
8
SBRSTEN
0x0
7
Reserved
0x1
6
NREN
No effect
5-4
NRW
Depends on memory
3-2
NRTP
Depends on memory, except 2(Nor Flash)
1
NRMUX
0x0
0
NRBKEN
0x1
EXMC_SNTCFGx(Read)
31-30
Reserved
0x0
29-28
ASYNCMOD
0x0
27-24
DLAT
No effect
23-20
CKDIV
No effect
19-16
BUSLAT
Time between EXMC_NE[x] rising edge to
EXMC_NE[x] falling edge
15-8
DSET
Depends on memory and user (DSET+1 HCLK for
write, DSET HCLK for read)
7-4
AHLD
No effect
3-0
ASET
Depends on memory and user
EXMC_SNWTCFGx(Write)
31-30
Reserved
0x0
29-28
WASYNCMOD
0x0
27-24
DLAT
No effect
23-20
CKDIV
No effect
19-16
Reserved
0x00
15-8
WDSET
Depends on memory and user
7-4
WAHLD
0x0
3-0
WASET
Depends on memory and user
Mode 2/B - NOR Flash
Figure 25-11. Mode 2/B read access
Address
(EXMC_A[25:0])
Address Valid
(EXMC_NADV)
Chip Enable
(EXMC_NEx)
Output Enable
(EXMC_NOE)
Write Enable
(EXMC_NWE)
Data
(EXMC_D[15:0])
Memory Output
Address Setup Time
(ASET HCLK)
Data Setup Time
(DSET HCLK)
Summary of Contents for GD32F20 Series
Page 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Page 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Page 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Page 385: ...GD32F20x User Manual 385 ...
Page 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...