GD32F20x User Manual
251
16
I2C1_HOLD
I2C1 hold bit
This bit is set and reset by software
0: no effect
1: hold the I2C1 SMBUS timeout for debug when core halted
15
I2C0_HOLD
I2C0 hold bit
This bit is set and reset by software
0: no effect
1: hold the I2C0 SMBUS timeout for debug when core halted
14
CAN0_HOLD
CAN0 hold bit
This bit is set and reset by software
0: no effect
1: the receive register of CAN0 stops receiving data when core halted
13
TIMER3_HOLD
TIMER 3 hold bit
This bit is set and reset by software
0: no effect
1: hold the TIMER 3 counter for debug when core halted
12
TIMER2_HOLD
TIMER 2 hold bit
This bit is set and reset by software
0: no effect
1: hold the TIMER 2 counter for debug when core halted
11
TIMER1_HOLD
TIMER 1 hold bit
This bit is set and reset by software
0: no effect
1: hold the TIMER 1 counter for debug when core halted
10
TIMER0_HOLD
TIMER 0 hold bit
This bit is set and reset by software
0: no effect
1: hold the TIMER 0 counter for debug when core halted
9
WWDGT_HOLD
WWDGT hold bit
This bit is set and reset by software
0: no effect
1: hold the WWDGT counter clock for debug when core halted
8
FWDGT_HOLD
FWDGT hold bit
This bit is set and reset by software
0: no effect
1: hold the FWDGT counter clock for debug when core halted
7:6
TRACE_MODE[1:0] Trace pin allocation mode
This bit is set and reset by software
00: Trace pin used in asynchronous mode
01: Trace pin used in synchronous mode and the data length is 1
Summary of Contents for GD32F20 Series
Page 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Page 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Page 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Page 385: ...GD32F20x User Manual 385 ...
Page 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...