GD32F20x User Manual
841
the following 2 bytes (the 15
th
and 16
th
byte) are compared with the VLAN tag.
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
VLTC
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
VLTI[15:0]
rw
Bits
Fields
Descriptions
31:17
Reserved
Must be kept at reset value
16
VLTC
12-bit VLAN tag comparison bit
This bit selects 12 or 16 bit VLAN tag for comparison.
0: All 16 bits (the 15
th
and 16
th
byte) of the VLAN tag in received frame are used for
comparison.
1: Only low 12 bits of the VLAN tag in received frame are used for comparison.
15:0
VLTI[15:0]
VLAN tag identifier (for receive frames) bits
These bits are configured for detecting VLAN frame using 802.1Q VLAN tag format.
The format shows below:
VLTI[15:13]: UP(user priority)
VLTI[12]: CFI(canonical format indicator)
VLTI[11:0]: VID(VLAN identifier)
When comparison bits (VLTI[11:0] if VLTC=1 or VLTI[15:0] if VLTC=0) are all zeros,
VLAN tag comparison is bypassed and every frame with type filed value of 0x8100
is considered a VLAN frame.
When comparison bits not all zeros, VLAN tag comparison use bit VLTI[11:0] (if
VLTC=1) or VLTI[15:0] (if VLTC=0) for checking.
27.4.10.
MAC remote wakeup frame filter register (ENET_MAC_RWFF)
Address offset: 0x0028
Reset value: 0x0000 0000
The MAC remote wakeup frame filter register is actually a pointer to eight (with same address
offset) such wakeup frame filter registers. Eight sequential write operations to this address
with the offset (0x0028) will write all wakeup frame filter registers. Eight sequential read
operations from this address with the offset (0x0028) will read all wakeup frame filter registers.
Figure 27-13. Wakeup frame filter register
Summary of Contents for GD32F20 Series
Page 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Page 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Page 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Page 385: ...GD32F20x User Manual 385 ...
Page 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...